A 69.5 mW 20 GS/s 6b Time-Interleaved ADC With Embedded Time-to-Digital Calibration in 32 nm CMOS SOI

被引:37
|
作者
Chen, Vanessa H. -C. [1 ]
Pileggi, Lawrence [1 ]
机构
[1] Carnegie Mellon Univ, Dept Elect & Comp Engn, Pittsburgh, PA 15213 USA
关键词
ADC; background calibration; gain calibration; high speed; low power; mismatch; offset calibration; time-inter-leaving; timing skew calibration; REDUNDANCY; OFFSET; DSP; AFE;
D O I
10.1109/JSSC.2014.2364043
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
A 20 GS/s 6b time-interleaved ADC is implemented in 32 nm CMOS SOI with an embedded time-to-digital converter to sense timing skew, and the randomness of process mismatch is exploited to compensate for the clock misalignment and dynamic offset errors of comparators that occur during high-speed operation. To achieve low-power consumption at high-speed operation with small-size transistors, a low-complexity on-chip calibration reduces gain, offset, and delay mismatches in background. With the timing skew calibration, the spurs due to clock misalignment are reduced by 20 dB. The proposed ADC achieves an SNDR of 30.7 dB at Nyquist frequency and consumes only 69.5 mW with a figure-of-merit of 124 J/conv-step.
引用
收藏
页码:2891 / 2901
页数:11
相关论文
共 50 条
  • [11] A 12 bit 8 GS/s Time-Interleaved SAR ADC in 28 nm CMOS
    Linnhoff, Sebastian
    Buballa, Frowin
    Reinhold, Michael
    Gerfers, Friedel
    2020 27TH IEEE INTERNATIONAL CONFERENCE ON ELECTRONICS, CIRCUITS AND SYSTEMS (ICECS), 2020,
  • [12] A Quadrature PLL With Phase Mismatch Calibration for 32GS/s Time-Interleaved ADC
    Ma, Shunli
    Wu, Tianxiang
    Ren, Junyan
    IEEE ACCESS, 2020, 8 : 219695 - 219708
  • [13] A 5GS/s 10b 76mW Time-interleaved SAR ADC in 28nm CMOS
    Fang, Jie
    Thirunakkarasu, Shankar
    Yu, Xuefeng
    Silva-Rivas, Fabian
    Kim, Kwang Young
    Zhang, Chaoming
    Singor, Frank
    2015 IEEE CUSTOM INTEGRATED CIRCUITS CONFERENCE (CICC), 2015,
  • [14] An 8-b 8-GS/s Time-Interleaved SAR ADC With Foreground Offset Calibration in 28nm CMOS
    Yang, Zhanpeng
    Xing, Xinpeng
    Zheng, Xinfa
    Feng, Haigang
    Fu, Hongyan
    Gielen, Georges
    2022 IEEE ASIA PACIFIC CONFERENCE ON CIRCUITS AND SYSTEMS, APCCAS, 2022, : 181 - 184
  • [15] A 6b 48-GS/s Asynchronous 2b/cycle Time Interleaved ADC in 28-nm CMOS
    Choi, Hong-Seok
    Roh, Seungha
    Lee, Sanghee
    Park, Jung-Hoon
    Lee, Kwanghoon
    Hwang, Youngha
    Jeong, Deog-Kyoon
    18TH INTERNATIONAL SOC DESIGN CONFERENCE 2021 (ISOCC 2021), 2021, : 127 - 128
  • [16] A 20GHz-BW 6b 10GS/s 32mW Time-Interleaved SAR ADC with Master T&H in 28nm UTBB FDSOI Technology
    Le Tual, Stephane
    Singh, Pratap Narayan
    Curis, Christophe
    Dautriche, Pierre
    2014 IEEE INTERNATIONAL SOLID-STATE CIRCUITS CONFERENCE DIGEST OF TECHNICAL PAPERS (ISSCC), 2014, 57 : 382 - +
  • [17] An 11b 3.6GS/s Time-Interleaved SAR ADC in 65nm CMOS
    Janssen, Erwin
    Doris, Kostas
    Zanikopoulos, Athon
    Murroni, Alessandro
    van der Weide, Gerard
    Lin, Yu
    Alvado, Ludo
    Darthenay, Frederic
    Fregeais, Yannick
    2013 IEEE INTERNATIONAL SOLID-STATE CIRCUITS CONFERENCE DIGEST OF TECHNICAL PAPERS (ISSCC), 2013, 56 : 464 - U665
  • [18] A 7b 1.1GS/s reconfigurable time-interleaved ADC in 90nm CMOS
    Hsu, Cheng-Chung
    Huang, Chen-Chih
    Lin, Ying-Hsi
    Lee, Chao-Cheng
    Soe, Zaw
    Aytur, Turgut
    Yan, Ran-Hong
    2007 SYMPOSIUM ON VLSI CIRCUITS, DIGEST OF TECHNICAL PAPERS, 2007, : 66 - 67
  • [19] A 23-mW 24-GS/s 6-bit Voltage-Time Hybrid Time-Interleaved ADC in 28-nm CMOS
    Xu, Benwei
    Zhou, Yuan
    Chiu, Yun
    IEEE JOURNAL OF SOLID-STATE CIRCUITS, 2017, 52 (04) : 1091 - 1100
  • [20] A 10GS/s 6b Time-Interleaved ADC with Partially Active Flash sub-ADCs
    Yang, Xiaochen
    Payne, Robert
    Liu, Jin
    2013 IEEE CUSTOM INTEGRATED CIRCUITS CONFERENCE (CICC), 2013,