Transistor-Level Camouflaged Logic Locking Method for Monolithic 3D IC Security

被引:0
|
作者
Dofe, Jaya [1 ]
Yan, Chen [2 ]
Kontak, Scott [2 ]
Salman, Emre [2 ]
Yu, Qiaoyan [1 ]
机构
[1] Univ New Hampshire, Dept Elect & Comp Engn, Durham, NH 03824 USA
[2] SUNY Stony Brook, Dept Elect & Comp Engn, Stony Brook, NY 11794 USA
来源
PROCEEDINGS OF THE 2016 IEEE ASIAN HARDWARE ORIENTED SECURITY AND TRUST SYMPOSIUM (ASIANHOST 2016) | 2016年
关键词
Hardware security; logic locking; logic encryption; reverse engineering; IP piracy; monolithic 3D ICs;
D O I
暂无
中图分类号
TP3 [计算技术、计算机技术];
学科分类号
0812 ;
摘要
This work proposes a novel method for transistor-level logic locking to address intellectual property (IP) piracy and reverse engineering attacks in monolithic three-dimensional (M3D) ICs. The proposed method locks logic gates by independently inserting parallel or serial locking transistors and camouflaged contacts in multiple tiers in M3D ICs. Without the correct key bits and confidential information for camouflaged contacts, the locked logic gates will malfunction and significantly alter power profiles, which makes reverse engineering attacks more difficult. The performance overhead of the proposed method is evaluated with ISCAS'85 benchmark circuits synthesized and placed with a customized M3D IC library. Case study on c6288 benchmark circuit shows that the proposed locking method with the correct key increases the power by only 0.26%. On average, this method consumes 2.3% more transistors than the baseline ISCAS'85 benchmark circuits.
引用
收藏
页数:6
相关论文
共 50 条
  • [31] Combined Split Manufacturing and Logic Obfuscation Based on Emerging Technologies at High Level for Secure 3D IC Design
    Chakraborty, Haimanti
    Vemuri, Ranga
    2024 IEEE 67TH INTERNATIONAL MIDWEST SYMPOSIUM ON CIRCUITS AND SYSTEMS, MWSCAS 2024, 2024, : 1403 - 1407
  • [32] Impact of Temperature on Structure Deformation for Monolithic Inter-Tier vias In Monolithic 3D IC Packaging System
    Deepthi, Gurijala
    Kumar, Mekala Girish
    Tatineni, Madhavi
    ECS JOURNAL OF SOLID STATE SCIENCE AND TECHNOLOGY, 2021, 10 (11)
  • [33] A method to alleviate hot spot problem in 3D IC
    Hou, Ligang
    Ye, Tongyang
    Luo, Qiming
    Fu, Jingyan
    Wang, Jinhui
    MICROELECTRONIC ENGINEERING, 2018, 190 : 19 - 27
  • [34] M3D-ADTCO: Monolithic 3D Architecture, Design and Technology Co-Optimization for High Energy Efficient 3D IC
    Thuries, Sebastien
    Billoint, Olivier
    Choisnet, Sylvain
    Lemaire, Romain
    Vivet, Pascal
    Batude, Perrine
    Lattard, Didier
    PROCEEDINGS OF THE 2020 DESIGN, AUTOMATION & TEST IN EUROPE CONFERENCE & EXHIBITION (DATE 2020), 2020, : 1740 - 1745
  • [35] A 3D Visual Security (3DVS) score to measure the visual security level of selectively encrypted 3D objects
    Beugnon, Sebastien
    van Rensburg, Bianca Jansen
    Amalou, Naima
    Puech, William
    Pedeboy, Jean-Pierre
    SIGNAL PROCESSING-IMAGE COMMUNICATION, 2022, 108
  • [36] A 3D Visual Security (3DVS) score to measure the visual security level of selectively encrypted 3D objects
    Beugnon, Sebastien
    Van Rensburg, Bianca Jansen
    Amalou, Naima
    Puech, William
    Pedeboy, Jean-Pierre
    SIGNAL PROCESSING-IMAGE COMMUNICATION, 2022, 108
  • [37] Power Benefit Study of Monolithic 3D IC at the 7nm Technology Node
    Chang, Kyungwook
    Acharya, Kartik
    Sinha, Saurabh
    Cline, Brian
    Yeric, Greg
    Lim, Sung Kyu
    2015 IEEE/ACM INTERNATIONAL SYMPOSIUM ON LOW POWER ELECTRONICS AND DESIGN (ISLPED), 2015, : 201 - 206
  • [38] Monolithic 3D IC Design: Power, Performance, and Area Impact at 7nm
    Acharya, Kartik
    Chang, Kyungwook
    Ku, Bon Woong
    Panth, Shreepad
    Sinha, Saurabh
    Cline, Brian
    Yeric, Greg
    Lim, Sung Kyu
    PROCEEDINGS OF THE SEVENTEENTH INTERNATIONAL SYMPOSIUM ON QUALITY ELECTRONIC DESIGN ISQED 2016, 2016, : 41 - 48
  • [39] Electrical Modeling and Analysis of 3D Neuromorphic IC with Monolithic Inter-tier Vias
    An, Hongyu
    Ehsan, M. Amimul
    Zhou, Zhen
    Yi, Yang
    2016 IEEE 25TH CONFERENCE ON ELECTRICAL PERFORMANCE OF ELECTRONIC PACKAGING AND SYSTEMS (EPEPS), 2016, : 87 - 89
  • [40] Impacts of Vertically Stacked Monolithic 3D-IC Process on Characteristics of Underlying Thin-Film Transistor
    Ma, William Cheng-Yu
    Huang, Yan-Jia
    Chen, Po-Jen
    Jhu, Jhe-Wei
    Chang, Yan-Shiuan
    Chang, Ting-Hsuan
    IEEE JOURNAL OF THE ELECTRON DEVICES SOCIETY, 2020, 8 (08): : 724 - 730