Transistor-Level Camouflaged Logic Locking Method for Monolithic 3D IC Security

被引:0
|
作者
Dofe, Jaya [1 ]
Yan, Chen [2 ]
Kontak, Scott [2 ]
Salman, Emre [2 ]
Yu, Qiaoyan [1 ]
机构
[1] Univ New Hampshire, Dept Elect & Comp Engn, Durham, NH 03824 USA
[2] SUNY Stony Brook, Dept Elect & Comp Engn, Stony Brook, NY 11794 USA
来源
PROCEEDINGS OF THE 2016 IEEE ASIAN HARDWARE ORIENTED SECURITY AND TRUST SYMPOSIUM (ASIANHOST 2016) | 2016年
关键词
Hardware security; logic locking; logic encryption; reverse engineering; IP piracy; monolithic 3D ICs;
D O I
暂无
中图分类号
TP3 [计算技术、计算机技术];
学科分类号
0812 ;
摘要
This work proposes a novel method for transistor-level logic locking to address intellectual property (IP) piracy and reverse engineering attacks in monolithic three-dimensional (M3D) ICs. The proposed method locks logic gates by independently inserting parallel or serial locking transistors and camouflaged contacts in multiple tiers in M3D ICs. Without the correct key bits and confidential information for camouflaged contacts, the locked logic gates will malfunction and significantly alter power profiles, which makes reverse engineering attacks more difficult. The performance overhead of the proposed method is evaluated with ISCAS'85 benchmark circuits synthesized and placed with a customized M3D IC library. Case study on c6288 benchmark circuit shows that the proposed locking method with the correct key increases the power by only 0.26%. On average, this method consumes 2.3% more transistors than the baseline ISCAS'85 benchmark circuits.
引用
收藏
页数:6
相关论文
共 50 条
  • [21] Pulsed Laser Annealing: A scalable and practical technology for monolithic 3D IC
    Rajendran, Bipin
    Henning, Albert K.
    Cronquist, Brian
    Or-Bach, Zvi
    2013 IEEE INTERNATIONAL 3D SYSTEMS INTEGRATION CONFERENCE (3DIC), 2013,
  • [22] Modeling and Design of Dual-Purpose MIV in Monolithic 3D IC
    Vemuri, Madhava Sarma
    Tida, Umamaheswara Rao
    IEEE ACCESS, 2024, 12 : 23066 - 23080
  • [23] A wafer-level 3D IC technology platform
    Gutmann, RJ
    Lu, JQ
    Pozder, S
    Kwon, Y
    Menke, D
    Jindal, A
    Celik, M
    Rasco, M
    McMahon, JJ
    Yu, K
    Cale, TS
    ADVANCED METALLIZATION CONFERENCE 2003 (AMC 2003), 2004, : 19 - 26
  • [24] Wafer level packaging and 3D interconnect for IC technology
    Islam, R
    Brubaker, C
    Lindner, P
    Schaefer, C
    2002 IEEE/SEMI ADVANCED SEMICONDUCTOR MANUFACTURING CONFERENCE AND WORKSHOP: ADVANCING THE SCIENCE OF SEMICONDUCTOR MANUFACTURING EXCELLENCE, 2002, : 212 - 217
  • [26] Enabling monolithic 3D image sensor using large-area monolayer transition metal dichalcogenide and logic/memory hybrid 3D+IC
    Yang, Chih-Chao
    Chiu, Kuan-Chang
    Chou, Cheng-Tse
    Liao, Chang-Ning
    Chuang, Meng-Hsi
    Hsieh, Tung-Ying
    Huang, Wen-Hsien
    Shen, Chang-Hong
    Shieh, Jia-Min
    Yeh, Wen-Kuan
    Chen, Yu-Hsiu
    Wu, Meng-Chyi
    Lee, Yi-Hsien
    2016 IEEE SYMPOSIUM ON VLSI TECHNOLOGY, 2016,
  • [27] Benchmarking IWO-based Logic Circuits for Monolithic 3D Integration
    Shahin, Sufia
    Kumar, Shubham
    Chatterjee, Swetaki
    Amrouch, Hussam
    Chauhan, Yogesh Singh
    8TH IEEE ELECTRON DEVICES TECHNOLOGY & MANUFACTURING CONFERENCE, EDTM 2024, 2024, : 702 - 704
  • [28] Logic Monolithic 3D ICs: PPA Benefits and EDA Tools Necessary
    Pentapati, Sai Surya Kiran
    Shim, Da Eun
    Lim, Sung Kyu
    GLSVLSI '19 - PROCEEDINGS OF THE 2019 ON GREAT LAKES SYMPOSIUM ON VLSI, 2019, : 445 - 450
  • [29] Match-making for Monolithic 3D IC: Finding the Right Technology Node
    Chang, Kyungwook
    Sinha, Saurabh
    Cline, Brian
    Yeric, Greg
    Lim, Sung Kyu
    2016 ACM/EDAC/IEEE DESIGN AUTOMATION CONFERENCE (DAC), 2016,
  • [30] Placement-Driven Partitioning for Congestion Mitigation in Monolithic 3D IC Designs
    Panth, Shreepad
    Samadi, Kambiz
    Du, Yang
    Lim, Sung Kyu
    IEEE TRANSACTIONS ON COMPUTER-AIDED DESIGN OF INTEGRATED CIRCUITS AND SYSTEMS, 2015, 34 (04) : 540 - 553