M3D-ADTCO: Monolithic 3D Architecture, Design and Technology Co-Optimization for High Energy Efficient 3D IC

被引:0
|
作者
Thuries, Sebastien [1 ]
Billoint, Olivier [1 ]
Choisnet, Sylvain [1 ]
Lemaire, Romain [1 ]
Vivet, Pascal [1 ]
Batude, Perrine [1 ]
Lattard, Didier [1 ]
机构
[1] Univ Grenoble Alpes, CEA Leti MINATEC Campus, Grenoble, France
基金
欧盟地平线“2020”;
关键词
Monolithic 3D (M3D); Signoff Design Flow & Methodologies; CAD Tools; Process Design Kit;
D O I
10.23919/date48585.2020.9116293
中图分类号
TP [自动化技术、计算机技术];
学科分类号
0812 ;
摘要
Monolithic 30 (M3D) stands now as the ultimate technology to side step Moore's Law stagnation. Due to its nanoscale Monolithic Inter-tier Via (MIV), M3D enables an ultra-high density interconnect between Logic and Memory that is required in the field of highly energy efficient 3D integrated circuits (3D-ICs) designed for new abundant data computing systems. At design level, M3D still suffers from a lack of commercial tools, especially for Place and Route, precluding the capability to provide signoff Al3D GDS. In this paper, we introduce M3D-ADTCO, an architecture, design and technology co-optimization platform aimed at providing signoff M3D GDS. It relies on a M3D Process Design Kit and the use of a commercial Place and Route tool. We demonstrate an area reduction of 23.61'g at iso performance and power compared to a 2D RISC-V micro-controller based System on Chip (SoC) while creating space to increase (2x) the RISC-V instruction memory.
引用
收藏
页码:1740 / 1745
页数:6
相关论文
共 50 条
  • [1] ADVANCED 3D DESIGN TECHNOLOGY CO-OPTIMIZATION FOR MANUFACTURABILITY
    Chen, Yu De
    Huang, Jacky
    Zhao, Dalong
    Yim, Daebin
    Ervin, Joseph
    2019 CHINA SEMICONDUCTOR TECHNOLOGY INTERNATIONAL CONFERENCE (CSTIC), 2019,
  • [2] Routability in 3D IC Design: Monolithic 3D vs. Skybridge 3D CMOS
    Shi, Jiajun
    Li, Mingyu
    Khasanvis, Santosh
    Rahman, Mostafizur
    Moritz, Csaba Andras
    PROCEEDINGS OF THE 2016 IEEE/ACM INTERNATIONAL SYMPOSIUM ON NANOSCALE ARCHITECTURES (NANOARCH), 2016, : 145 - 150
  • [3] An Effective Analytical 3D Placer in Monolithic 3D IC Designs
    Jiang, Yande
    He, Xu
    Liu, Chang
    Guo, Yang
    PROCEEDINGS OF 2015 IEEE 11TH INTERNATIONAL CONFERENCE ON ASIC (ASICON), 2015,
  • [4] A monolithic 3D design technology co-optimization with back-end-of-line oxide channel transistor
    Kwak, Jungyoun
    Choe, Gihun
    Yu, Shimeng
    PROCEEDINGS OF THE 17TH ACM INTERNATIONAL SYMPOSIUM ON NANOSCALE ARCHITECTURES, NANOARCH 2022, 2022,
  • [5] Architecture of 3D Memory Cell Array on 3D IC
    Lee, Sang-Yun
    Park, Junil
    2012 4TH IEEE INTERNATIONAL MEMORY WORKSHOP (IMW), 2012,
  • [6] A Monolithic 3D Hybrid Architecture for Energy-Efficient Computation
    Yu, Ye
    Jha, Niraj K.
    IEEE TRANSACTIONS ON MULTI-SCALE COMPUTING SYSTEMS, 2018, 4 (04): : 533 - 547
  • [7] Design-Technology Co-Optimization for Stacked Nanosheet Oxide Channel Transistors in Monolithic 3D Integrated Circuit Design
    Kwak, Jungyoun
    Choe, Gihun
    Yu, Shimeng
    IEEE TRANSACTIONS ON NANOTECHNOLOGY, 2024, 23 : 622 - 628
  • [8] 3D Integration Technology for Energy Efficient System Design
    Borkar, Shekhar
    2010 INTERNATIONAL SYMPOSIUM ON VLSI DESIGN AUTOMATION AND TEST (VLSI-DAT), 2010, : 11 - 14
  • [9] Monolithic 3D IC vs. TSV-based 3D IC in 14nm FinFET Technology
    Samal, Sandeep Kumar
    Nayak, Deepak
    Ichihashi, Motoi
    Banna, Srinivasa
    Lim, Sung Kyu
    2016 IEEE SOI-3D-SUBTHRESHOLD MICROELECTRONICS TECHNOLOGY UNIFIED CONFERENCE (S3S), 2016,
  • [10] Advanced fast 3D DSA Model Development and Calibration for Design Technology Co-Optimization
    Lai, Kafai
    Meliorisz, Balint
    Muelders, Thomas
    Welling, Ulrich
    Stock, Hans-Jurgen
    Marokkey, Sajan
    Demmerle, Wolfgang
    Liu, Chi-Chun
    Chi, Cheng
    Guo, Jing
    EMERGING PATTERNING TECHNOLOGIES, 2017, 10144