An architecture of a high-speed digital hologram generator based on FPGA

被引:18
|
作者
Seo, Young-Ho [1 ]
Choi, Hyun-Jun [1 ]
Yoo, Ji-Sang [1 ]
Kim, Dong-Wook [1 ]
机构
[1] Kwangwoon Univ, Coll Liberal Arts, Seoul 139701, South Korea
关键词
CGH; Digital hologram; FPGA; Hardware; Real-time;
D O I
10.1016/j.sysarc.2009.11.001
中图分类号
TP3 [计算技术、计算机技术];
学科分类号
0812 ;
摘要
In this paper, a hardware architecture to generate a computer-generated hologram (CGH) in a real-time is proposed and implemented in FPGAs. The algorithm that generates digital hologram is reinterpreted and rearranged for higher operation speed. In order to optimize the hardware architecture and performance, the precision is analyzed using fixed-point simulation. The bit-width inside the hardware is obtained by numerical and visual precision analysis. The structure of the basic calculational unit (CGH Cell), an arrangement of these cells (CGH Kernel) to calculate a row of a hologram, and a processor (CGH Processor) with the kernels to perform the modified CGH algorithm are proposed. The proposed processor was implemented with Xilinx XC2VP70 FPGAs. A 1408 x 1050 sized hologram for a 3D object consisting of 10,000 light sources can be generated in 0.0093 [s] at the operating frequency of 285 MHz. Our architecture showed 37.32% and 87.32% higher speed than the best previous work when 1408 cells and 5632 cells are used, respectively. (C) 2009 Elsevier B.V. All rights reserved.
引用
收藏
页码:27 / 37
页数:11
相关论文
共 50 条
  • [41] FPGA implementation of r-FIFO-based high-speed data acquisition IOT architecture model
    Sanskriti Gupta
    Mukul Sharma
    Rashmi Chawla
    SN Applied Sciences, 2020, 2
  • [42] A Hybrid Digital Transmitter Architecture for High-Efficiency and High-Speed Applications
    Xu, Chen
    Su, Xiaolei
    Shen, Zhengkun
    Wang, Dong
    Tan, Yi
    Liu, Zexue
    Jiao, Hailong
    Liu, Junhua
    Liao, Huailin
    2021 IEEE INTERNATIONAL SYMPOSIUM ON CIRCUITS AND SYSTEMS (ISCAS), 2021,
  • [43] High Speed Pseudo-Random Signal Generator Based On FPGA
    Zhang Yuan
    Xu Xiao-dong
    Shi Xiao-feng
    Zhao Zheng-ping
    Li Heng
    CONFERENCE PROCEEDINGS OF 2019 5TH INTERNATIONAL CONFERENCE ON CONTROL, AUTOMATION AND ROBOTICS (ICCAR), 2019, : 669 - 672
  • [44] A high-speed data acquisition system based on FPGA for tokamak
    Shu, Shuangbao
    Wang, Le
    Liu, Dongmei
    Chen, Meiwen
    Zhang, Yuzhong
    Luo, Jiarong
    Ji, Feng
    REVIEW OF SCIENTIFIC INSTRUMENTS, 2018, 89 (10):
  • [45] High-speed serial AER on FPGA
    Berge, Hans Kristian Otnes
    Hafliger, Philipp
    2007 IEEE INTERNATIONAL SYMPOSIUM ON CIRCUITS AND SYSTEMS, VOLS 1-11, 2007, : 857 - 860
  • [46] FPGA Based CNN Accelerator for High-Speed Biomedical Application
    Nehete, Hemkant
    Verma, Gaurav
    Gupta, Avi
    Kaushik, Partha
    Kaushik, Brajesh Kumar
    HIGH-SPEED BIOMEDICAL IMAGING AND SPECTROSCOPY VIII, 2023, 12390
  • [47] Novel high-speed FPGA-based FFT processor
    Wang, Xudong
    Xu, Wei
    Dang, Xiaoyu
    Transactions of Nanjing University of Aeronautics and Astronautics, 2013, 30 (01) : 82 - 87
  • [48] High-speed broadband data acquisition system based on FPGA
    刘军智
    Journal of Measurement Science and Instrumentation, 2013, 4 (03) : 223 - 227
  • [49] High-speed color sorting algorithm based on FPGA implementation
    Chen, Paining
    Gao, Mingyu
    Huang, Jiye
    Yang, Yuxiang
    Zeng, Yu
    2018 IEEE 27TH INTERNATIONAL SYMPOSIUM ON INDUSTRIAL ELECTRONICS (ISIE), 2018, : 235 - 239
  • [50] Design of high-speed image acquisition system based on FPGA
    Wang, Hao
    Weng, Zhi
    Li, Yan
    PROCEEDINGS OF THE 30TH CHINESE CONTROL AND DECISION CONFERENCE (2018 CCDC), 2018, : 2682 - 2686