An architecture of a high-speed digital hologram generator based on FPGA

被引:18
|
作者
Seo, Young-Ho [1 ]
Choi, Hyun-Jun [1 ]
Yoo, Ji-Sang [1 ]
Kim, Dong-Wook [1 ]
机构
[1] Kwangwoon Univ, Coll Liberal Arts, Seoul 139701, South Korea
关键词
CGH; Digital hologram; FPGA; Hardware; Real-time;
D O I
10.1016/j.sysarc.2009.11.001
中图分类号
TP3 [计算技术、计算机技术];
学科分类号
0812 ;
摘要
In this paper, a hardware architecture to generate a computer-generated hologram (CGH) in a real-time is proposed and implemented in FPGAs. The algorithm that generates digital hologram is reinterpreted and rearranged for higher operation speed. In order to optimize the hardware architecture and performance, the precision is analyzed using fixed-point simulation. The bit-width inside the hardware is obtained by numerical and visual precision analysis. The structure of the basic calculational unit (CGH Cell), an arrangement of these cells (CGH Kernel) to calculate a row of a hologram, and a processor (CGH Processor) with the kernels to perform the modified CGH algorithm are proposed. The proposed processor was implemented with Xilinx XC2VP70 FPGAs. A 1408 x 1050 sized hologram for a 3D object consisting of 10,000 light sources can be generated in 0.0093 [s] at the operating frequency of 285 MHz. Our architecture showed 37.32% and 87.32% higher speed than the best previous work when 1408 cells and 5632 cells are used, respectively. (C) 2009 Elsevier B.V. All rights reserved.
引用
收藏
页码:27 / 37
页数:11
相关论文
共 50 条
  • [21] Design and implementation of an FPGA architecture for high-speed network feature extraction
    Pati, Sailesh
    Narayanan, Ramanathan
    Memik, Gokhan
    Choudhary, Alok
    Zambreno, Joseph
    ICFPT 2007: INTERNATIONAL CONFERENCE ON FIELD-PROGRAMMABLE TECHNOLOGY, PROCEEDINGS, 2007, : 49 - +
  • [22] A Novel High-speed FPGA-based True Random Number Generator Based on Chaotic Ring Oscillator
    Liu, Xinning
    Jia, Song
    Zhang, Hanzun
    2019 IEEE 13TH INTERNATIONAL CONFERENCE ON ASIC (ASICON), 2019,
  • [23] High-Speed Configuration Strategy for Configurable Logic Block-based TCAM Architecture on FPGA
    Ullah, Inayat
    Afzaal, Umar
    Ullah, Zahid
    Lee, Jeong-A
    2018 21ST EUROMICRO CONFERENCE ON DIGITAL SYSTEM DESIGN (DSD 2018), 2018, : 16 - 21
  • [24] A High-Speed FPGA-Based True Random Number Generator Using Metastability With Clock Managers
    Frustaci, Fabio
    Spagnolo, Fanny
    Perri, Stefania
    Corsonello, Pasquale
    IEEE TRANSACTIONS ON CIRCUITS AND SYSTEMS II-EXPRESS BRIEFS, 2023, 70 (02) : 756 - 760
  • [25] The Implementation of a High Speed Ethernet Traffic Generator Based on FPGA
    Wu, Jie
    Zhang, Jie
    Han, Zhao
    Liu, Liefeng
    Dong, Juan
    MATERIALS SCIENCE AND INFORMATION TECHNOLOGY, PTS 1-8, 2012, 433-440 : 7530 - 7534
  • [26] A high-speed image acquisition system based on FPGA
    Zhang, Yan-Mei
    Chai, Fang-Jiao
    Beijing Ligong Daxue Xuebao/Transaction of Beijing Institute of Technology, 2010, 30 (09): : 1117 - 1120
  • [27] High-speed flow-based classification on FPGA
    Groleat, Tristan
    Vaton, Sandrine
    Arzel, Matthieu
    INTERNATIONAL JOURNAL OF NETWORK MANAGEMENT, 2014, 24 (04) : 253 - 271
  • [28] High Speed True Random Number Generator Based on FPGA
    Xu, Xiufeng
    Wang, Yuyang
    2016 INTERNATIONAL CONFERENCE ON INFORMATION SYSTEMS ENGINEERING (ICISE), 2016, : 18 - 21
  • [29] HOLOGRAM-SHIFTING METHOD FOR HIGH-SPEED ELECTRON HOLOGRAM RECONSTRUCTION
    RU, QX
    HIRAYAMA, T
    ENDO, J
    TONOMURA, A
    JAPANESE JOURNAL OF APPLIED PHYSICS PART 1-REGULAR PAPERS BRIEF COMMUNICATIONS & REVIEW PAPERS, 1992, 31 (6A): : 1919 - 1921
  • [30] The Design and Implementation of High-Speed Codec Based on FPGA
    Ren, Weiji
    Liu, Hao
    2018 10TH INTERNATIONAL CONFERENCE ON COMMUNICATION SOFTWARE AND NETWORKS (ICCSN), 2018, : 427 - 432