An architecture of a high-speed digital hologram generator based on FPGA

被引:18
|
作者
Seo, Young-Ho [1 ]
Choi, Hyun-Jun [1 ]
Yoo, Ji-Sang [1 ]
Kim, Dong-Wook [1 ]
机构
[1] Kwangwoon Univ, Coll Liberal Arts, Seoul 139701, South Korea
关键词
CGH; Digital hologram; FPGA; Hardware; Real-time;
D O I
10.1016/j.sysarc.2009.11.001
中图分类号
TP3 [计算技术、计算机技术];
学科分类号
0812 ;
摘要
In this paper, a hardware architecture to generate a computer-generated hologram (CGH) in a real-time is proposed and implemented in FPGAs. The algorithm that generates digital hologram is reinterpreted and rearranged for higher operation speed. In order to optimize the hardware architecture and performance, the precision is analyzed using fixed-point simulation. The bit-width inside the hardware is obtained by numerical and visual precision analysis. The structure of the basic calculational unit (CGH Cell), an arrangement of these cells (CGH Kernel) to calculate a row of a hologram, and a processor (CGH Processor) with the kernels to perform the modified CGH algorithm are proposed. The proposed processor was implemented with Xilinx XC2VP70 FPGAs. A 1408 x 1050 sized hologram for a 3D object consisting of 10,000 light sources can be generated in 0.0093 [s] at the operating frequency of 285 MHz. Our architecture showed 37.32% and 87.32% higher speed than the best previous work when 1408 cells and 5632 cells are used, respectively. (C) 2009 Elsevier B.V. All rights reserved.
引用
收藏
页码:27 / 37
页数:11
相关论文
共 50 条
  • [31] High-speed FIR digital filter with CSD coefficients implemented on FPGA
    Yamada, M
    Nishihara, A
    PROCEEDINGS OF THE ASP-DAC 2001: ASIA AND SOUTH PACIFIC DESIGN AUTOMATION CONFERENCE 2001, 2001, : 7 - 8
  • [32] Hologram-shifting method for high-speed electron hologram reconstruction
    Ru, Qingxin
    Hirayama, Tsukasa
    Endo, Junji
    Tonomura, Akira
    Japanese Journal of Applied Physics, Part 1: Regular Papers and Short Notes and Review Papers, 1992, 31 (6 A): : 1919 - 1921
  • [33] HIGH-SPEED SUPERCONDUCTING GENERATOR
    BLAUGHER, RD
    PARKER, JH
    MCCABRIA, JL
    IEEE TRANSACTIONS ON MAGNETICS, 1977, 13 (01) : 755 - 758
  • [34] Key Implementation of High-Speed Digital Spectrometer Based on Polyphase Filterbanks and Advanced FFT on FPGA
    Luo Y.-J.
    Zhang S.-W.
    Tien Tzu Hsueh Pao/Acta Electronica Sinica, 2020, 48 (05): : 922 - 929
  • [35] Efficient Hardware Implementation of High-Speed Recursive Vedic Squaring Architecture on FPGA
    Bajaj, Jasmine
    Jajodia, Babita
    INTERNATIONAL CONFERENCE ON ELECTRICAL, COMPUTER AND ENERGY TECHNOLOGIES (ICECET 2021), 2021, : 2011 - 2016
  • [36] Accelerating FCM Algorithm Using High-Speed FPGA Reconfigurable Computing Architecture
    Almomany, Abedalmuhdi
    Jarrah, Amin
    Al Assaf, Anwar
    JOURNAL OF ELECTRICAL ENGINEERING & TECHNOLOGY, 2023, 18 (04) : 3209 - 3217
  • [37] FPGA implementation of r-FIFO-based high-speed data acquisition IOT architecture model
    Gupta, Sanskriti
    Sharma, Mukul
    Chawla, Rashmi
    SN APPLIED SCIENCES, 2020, 2 (04):
  • [38] FPGA based Digital Control with High-Resolution Synchronous DPWM and High-Speed Embedded A/D Converter
    Quintero, J.
    Sanz, M.
    Barrado, A.
    Lazaro, A.
    APEC: 2009 IEEE APPLIED POWER ELECTRONICS CONFERENCE AND EXPOSITION, VOLS 1- 4, 2009, : 1360 - 1366
  • [39] Accelerating FCM Algorithm Using High-Speed FPGA Reconfigurable Computing Architecture
    Abedalmuhdi Almomany
    Amin Jarrah
    Anwar Al Assaf
    Journal of Electrical Engineering & Technology, 2023, 18 : 3209 - 3217
  • [40] Pipelined Hardware Architecture for High-Speed Optical Flow Estimation using FPGA
    Jin, Seunghun
    Kim, Dongkyun
    Dung Duc Nguyen
    Jeon, Jae Wook
    2010 18TH IEEE ANNUAL INTERNATIONAL SYMPOSIUM ON FIELD-PROGRAMMABLE CUSTOM COMPUTING MACHINES (FCCM 2010), 2010, : 33 - 36