High-speed serial AER on FPGA

被引:21
|
作者
Berge, Hans Kristian Otnes [1 ]
Hafliger, Philipp [1 ]
机构
[1] Univ Oslo, Dept Informat, N-0316 Oslo, Norway
关键词
D O I
10.1109/ISCAS.2007.378041
中图分类号
TP18 [人工智能理论];
学科分类号
081104 ; 0812 ; 0835 ; 1405 ;
摘要
We present a high speed serial Address-Event Representation (AER) link with a capacity of 41.66Mevents/sec. The link has been implemented using a low voltage differential signaling (LVDS) interface on a commercial FPGA. Many of the latest reconfigurable devices (FPGAs, CPLDs, etc.) offer highly optimized modules for this kind of communication. However, many AER processing systems require an ASIC implementation. We thus propose to implement AER components with a serial AER interface as multi-chip PCBs with one or several ASICs communicating in parallel with an FPGA that handles the external high speed serial link. We judge the design effort to be much smaller than in a comparable monolithic ASIC implementation.
引用
收藏
页码:857 / 860
页数:4
相关论文
共 50 条
  • [1] Design and FPGA Implementation of High-Speed, Fixed-Latency Serial Transceivers
    Liu, Xue
    Deng, Qing-Xu
    Wang, Ze-Ke
    [J]. IEEE TRANSACTIONS ON NUCLEAR SCIENCE, 2014, 61 (01) : 561 - 567
  • [2] Design of a High-speed Reconfigurable Serial Fieldbus with Reliable Communication Based on FPGA
    Zhao Xuejin
    Liu Zhuqing
    Hu Tianliang
    Zhang Chengrui
    [J]. MECHATRONICS AND INTELLIGENT MATERIALS II, PTS 1-6, 2012, 490-495 : 2125 - 2130
  • [3] Reducing the Cost of Test for High-Speed Serial Buses with COTS FPGA Technology
    Nunn, Chris
    [J]. 2015 IEEE AUTOTESTCON, 2015, : 288 - 290
  • [4] A Novel Three-dimensional FPGA Architecture with High-speed Serial Communication Links
    Kajiwara, Takuya
    Zhao, Qian
    Amagasaki, Motoki
    Iida, Masahiro
    Kuga, Morihiro
    Sueyoshi, Toshinori
    [J]. PROCEEDINGS OF THE 2014 INTERNATIONAL CONFERENCE ON FIELD-PROGRAMMABLE TECHNOLOGY (FPT), 2014, : 306 - 309
  • [5] High-speed image processing with AER-based components
    Serrano-Gotarredona, R.
    Linares-Barranco, B.
    Serrano-Gotarredona, T.
    Acosta-Jimenez, A. J.
    Linares-Barranco, A.
    Paz-Vicente, R.
    Gomez-Rodriguez, F.
    Jimenez-Moreno, G.
    Civit-Ballcels, A.
    [J]. 2006 IEEE INTERNATIONAL SYMPOSIUM ON CIRCUITS AND SYSTEMS, VOLS 1-11, PROCEEDINGS, 2006, : 951 - 954
  • [6] A Self-Repairing and Adaptive FPGA-based High-speed Serial Link
    Giordano, R.
    Perrella, S.
    Barbieri, D.
    [J]. 2018 IEEE NUCLEAR SCIENCE SYMPOSIUM AND MEDICAL IMAGING CONFERENCE PROCEEDINGS (NSS/MIC), 2018,
  • [7] Jitter measurements of high-speed serial links
    Kossel, MA
    Schmatz, ML
    [J]. IEEE DESIGN & TEST OF COMPUTERS, 2004, 21 (06): : 536 - 543
  • [8] Jitter in high-speed serial and parallel links
    Hanumolu, PK
    Casper, B
    Mooney, R
    Wei, GY
    Moon, UK
    [J]. 2004 IEEE INTERNATIONAL SYMPOSIUM ON CIRCUITS AND SYSTEMS, VOL 4, PROCEEDINGS, 2004, : 425 - 428
  • [9] High-speed serial interface for mobile displays
    Lawrence, Richard
    [J]. IDW '06: PROCEEDINGS OF THE 13TH INTERNATIONAL DISPLAY WORKSHOPS, VOLS 1-3, 2006, : 2013 - 2016
  • [10] MICROPROCESSOR CONTROL FOR A HIGH-SPEED SERIAL PRINTER
    JACKSON, RE
    [J]. PROCEEDINGS OF THE IEEE, 1976, 64 (06) : 960 - 965