Design and FPGA Implementation of High-Speed, Fixed-Latency Serial Transceivers

被引:17
|
作者
Liu, Xue [1 ]
Deng, Qing-Xu [1 ]
Wang, Ze-Ke [2 ]
机构
[1] Northeastern Univ, Dept Informat Sci & Engn, Shenyang 110004, Peoples R China
[2] Nanyang Technol Univ, Sch Comp Engn, Singapore 639798, Singapore
关键词
Changeable delay tuning; dynamic clock phase shifting; fixed-latency; FPGA; SerDes transceiver;
D O I
10.1109/TNS.2013.2296301
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
Fixed-latency serial links are important components of the distributed measurement and control systems. However, most high-speed Serializer-Deserializer (SerDes) chips do not keep the same link latency after each power-up or reset. In this paper, we propose a fixed-latency serial transceiver based on dynamic clock phase shifting and changeable delay tuning technologies. Our solution can process all possible phase offsets between the transmitted and received clocks, so it relaxes the requirement of fanning in the same reference clock both to the transmitter and to the receiver. It also eliminates the reset-relock process in the roulette approach. We present a specific example of implementation based on the serial transceiver in Xilinx Virtex 5 FPGA. The experiment results indicate that our transceiver can achieve a deterministic latency with sub-nanosecond precision.
引用
收藏
页码:561 / 567
页数:7
相关论文
共 50 条
  • [1] High-Speed, Fixed-Latency Serial Links with FPGAs
    Aloisio, A.
    Cevenini, F.
    Giordano, R.
    Izzo, V.
    [J]. 2008 IEEE NUCLEAR SCIENCE SYMPOSIUM AND MEDICAL IMAGING CONFERENCE (2008 NSS/MIC), VOLS 1-9, 2009, : 1412 - +
  • [2] High-speed, fixed-latency serial links with Xilinx FPGAs
    Xue Liu
    Qing-xu Deng
    Bo-ning Hou
    Ze-ke Wang
    [J]. Journal of Zhejiang University SCIENCE C, 2014, 15 : 153 - 160
  • [3] High-speed, fixed-latency serial links with Xilinx FPGAs
    Liu, Xue
    Deng, Qing-xu
    Hou, Bo-ning
    Wang, Ze-ke
    [J]. JOURNAL OF ZHEJIANG UNIVERSITY-SCIENCE C-COMPUTERS & ELECTRONICS, 2014, 15 (02): : 153 - 160
  • [4] High-speed,fixed-latency serial links with Xilinx FPGAs
    Xue LIU
    Qing-xu DENG
    Bo-ning HOU
    Ze-ke WANG
    [J]. Frontiers of Information Technology & Electronic Engineering, 2014, (02) : 153 - 160
  • [5] High-Speed, Fixed-Latency Serial Links With FPGAs for Synchronous Transfers
    Aloisio, Alberto
    Ceverlini, Francesco
    Giordano, Raffaele
    Izzo, Vincenzo
    [J]. IEEE TRANSACTIONS ON NUCLEAR SCIENCE, 2009, 56 (05) : 2864 - 2873
  • [6] Fixed-latency System for High-speed Serial Transmission Between FPGA Devices with Forward Error Correction
    Kruszcwski, Michal
    Zabolotny, Wojciech Marek
    [J]. INTERNATIONAL JOURNAL OF ELECTRONICS AND TELECOMMUNICATIONS, 2020, 66 (03) : 545 - 553
  • [7] Fixed-Latency Gigabit Serial Links in a Xilinx FPGA for the Upgrade of the Muon Spectrometer at the ATLAS Experiment
    Wang, Jinhong
    Hu, Xueye
    Pinkham, Reid
    Hou, Suen
    Schwarz, Thomas
    Zhu, Junjie
    Chapman, J. W.
    Zhou, Bing
    [J]. IEEE TRANSACTIONS ON NUCLEAR SCIENCE, 2018, 65 (01) : 656 - 664
  • [8] Implementation of high-speed fixed-point dividers on FPGA
    Sorokin, Nikolay
    [J]. JOURNAL OF COMPUTER SCIENCE & TECHNOLOGY, 2006, 6 (01): : 8 - 11
  • [9] High-speed serial AER on FPGA
    Berge, Hans Kristian Otnes
    Hafliger, Philipp
    [J]. 2007 IEEE INTERNATIONAL SYMPOSIUM ON CIRCUITS AND SYSTEMS, VOLS 1-11, 2007, : 857 - 860
  • [10] The Design and Implementation of High-Speed Codec Based on FPGA
    Ren, Weiji
    Liu, Hao
    [J]. 2018 10TH INTERNATIONAL CONFERENCE ON COMMUNICATION SOFTWARE AND NETWORKS (ICCSN), 2018, : 427 - 432