High-speed, fixed-latency serial links with Xilinx FPGAs

被引:0
|
作者
Xue Liu
Qing-xu Deng
Bo-ning Hou
Ze-ke Wang
机构
[1] Northeastern University,Institute of Cyber
[2] Zhejiang University,Physical System Engineering
关键词
Data acquisition circuit; Fixed-latency; Field programmable gate array (FPGA); Serial link; Trigger system; TN79;
D O I
暂无
中图分类号
学科分类号
摘要
High-speed, fixed-latency serial links find application in distributed data acquisition and control systems, such as the timing trigger and control (TTC) system for high energy physics experiments. However, most high-speed serial transceivers do not keep the same chip latency after each power-up or reset, as there is no deterministic phase relationship between the transmitted and received clocks after each power-up. In this paper, we propose a fixed-latency serial link based on high-speed transceivers embedded in Xilinx field programmable gate arrays (FPGAs). First, we modify the configuration and clock distribution of the transceiver to eliminate the phase difference between the clock domains in the transmitter/receiver. Second, we use the internal alignment circuit of the transceiver and a digital clock manager (DCM)/phase-locked loop (PLL) based clock generator to eliminate the phase difference between the clock domains in the transmitter and receiver. The test results of the link latency are shown. Compared with existing solutions, our design not only implements fixed chip latency, but also reduces the average system lock time.
引用
收藏
页码:153 / 160
页数:7
相关论文
共 50 条
  • [1] High-speed, fixed-latency serial links with Xilinx FPGAs
    Liu, Xue
    Deng, Qing-xu
    Hou, Bo-ning
    Wang, Ze-ke
    [J]. JOURNAL OF ZHEJIANG UNIVERSITY-SCIENCE C-COMPUTERS & ELECTRONICS, 2014, 15 (02): : 153 - 160
  • [2] High-speed,fixed-latency serial links with Xilinx FPGAs
    Xue LIU
    Qing-xu DENG
    Bo-ning HOU
    Ze-ke WANG
    [J]. Frontiers of Information Technology & Electronic Engineering, 2014, (02) : 153 - 160
  • [3] High-Speed, Fixed-Latency Serial Links with FPGAs
    Aloisio, A.
    Cevenini, F.
    Giordano, R.
    Izzo, V.
    [J]. 2008 IEEE NUCLEAR SCIENCE SYMPOSIUM AND MEDICAL IMAGING CONFERENCE (2008 NSS/MIC), VOLS 1-9, 2009, : 1412 - +
  • [4] High-Speed, Fixed-Latency Serial Links With FPGAs for Synchronous Transfers
    Aloisio, Alberto
    Ceverlini, Francesco
    Giordano, Raffaele
    Izzo, Vincenzo
    [J]. IEEE TRANSACTIONS ON NUCLEAR SCIENCE, 2009, 56 (05) : 2864 - 2873
  • [5] Fixed-Latency, Multi-Gigabit Serial Links With Xilinx FPGAs
    Giordano, Raffaele
    Aloisio, Alberto
    [J]. IEEE TRANSACTIONS ON NUCLEAR SCIENCE, 2011, 58 (01) : 194 - 201
  • [6] Design and FPGA Implementation of High-Speed, Fixed-Latency Serial Transceivers
    Liu, Xue
    Deng, Qing-Xu
    Wang, Ze-Ke
    [J]. IEEE TRANSACTIONS ON NUCLEAR SCIENCE, 2014, 61 (01) : 561 - 567
  • [7] Fixed-Latency Gigabit Serial Links in a Xilinx FPGA for the Upgrade of the Muon Spectrometer at the ATLAS Experiment
    Wang, Jinhong
    Hu, Xueye
    Pinkham, Reid
    Hou, Suen
    Schwarz, Thomas
    Zhu, Junjie
    Chapman, J. W.
    Zhou, Bing
    [J]. IEEE TRANSACTIONS ON NUCLEAR SCIENCE, 2018, 65 (01) : 656 - 664
  • [8] Fixed-latency System for High-speed Serial Transmission Between FPGA Devices with Forward Error Correction
    Kruszcwski, Michal
    Zabolotny, Wojciech Marek
    [J]. INTERNATIONAL JOURNAL OF ELECTRONICS AND TELECOMMUNICATIONS, 2020, 66 (03) : 545 - 553
  • [9] Serial QDR LVDS High-Speed ADCs on Xilinx Series 7 FPGAs
    Melo, Rodrigo A.
    Valinoti, Bruno
    [J]. 2019 X SOUTHERN CONFERENCE ON PROGRAMMABLE LOGIC (SPL), 2019, : 25 - 30
  • [10] Jitter measurements of high-speed serial links
    Kossel, MA
    Schmatz, ML
    [J]. IEEE DESIGN & TEST OF COMPUTERS, 2004, 21 (06): : 536 - 543