High-speed, fixed-latency serial links with Xilinx FPGAs

被引:0
|
作者
Xue Liu
Qing-xu Deng
Bo-ning Hou
Ze-ke Wang
机构
[1] Northeastern University,Institute of Cyber
[2] Zhejiang University,Physical System Engineering
关键词
Data acquisition circuit; Fixed-latency; Field programmable gate array (FPGA); Serial link; Trigger system; TN79;
D O I
暂无
中图分类号
学科分类号
摘要
High-speed, fixed-latency serial links find application in distributed data acquisition and control systems, such as the timing trigger and control (TTC) system for high energy physics experiments. However, most high-speed serial transceivers do not keep the same chip latency after each power-up or reset, as there is no deterministic phase relationship between the transmitted and received clocks after each power-up. In this paper, we propose a fixed-latency serial link based on high-speed transceivers embedded in Xilinx field programmable gate arrays (FPGAs). First, we modify the configuration and clock distribution of the transceiver to eliminate the phase difference between the clock domains in the transmitter/receiver. Second, we use the internal alignment circuit of the transceiver and a digital clock manager (DCM)/phase-locked loop (PLL) based clock generator to eliminate the phase difference between the clock domains in the transmitter and receiver. The test results of the link latency are shown. Compared with existing solutions, our design not only implements fixed chip latency, but also reduces the average system lock time.
引用
收藏
页码:153 / 160
页数:7
相关论文
共 50 条
  • [41] HIGH-SPEED FPGAS FILL NETWORKING NEEDS
    MILLER, W
    [J]. ELECTRONIC DESIGN, 1994, 42 (20) : 77 - &
  • [42] High-Speed Computation of CRC Codes for FPGAs
    Kekely, Lukas
    Cabal, Jakub
    Korenek, Jan
    [J]. 2018 INTERNATIONAL CONFERENCE ON FIELD-PROGRAMMABLE TECHNOLOGY (FPT 2018), 2018, : 237 - 240
  • [43] A Novel Three-dimensional FPGA Architecture with High-speed Serial Communication Links
    Kajiwara, Takuya
    Zhao, Qian
    Amagasaki, Motoki
    Iida, Masahiro
    Kuga, Morihiro
    Sueyoshi, Toshinori
    [J]. PROCEEDINGS OF THE 2014 INTERNATIONAL CONFERENCE ON FIELD-PROGRAMMABLE TECHNOLOGY (FPT), 2014, : 306 - 309
  • [44] Process Variation Detection and Self-Calibration Method for High-Speed Serial Links
    Vazgen, Melikyan Sh
    Arman, Trdatyan S.
    Armen, Martirosyan A.
    Karen, Khachikyan T.
    Arthur, Sahakyan S.
    Arman, Petrosyan S.
    Zaven, Avetisyan M.
    Manvel, Grigoryan T.
    [J]. PROCEEDINGS OF 2018 IEEE EAST-WEST DESIGN & TEST SYMPOSIUM (EWDTS 2018), 2018,
  • [45] Bit error rate estimation for improving jitter testing of high-speed serial links
    Hong, Dongwoo
    Cheng, Kwang-Ting
    [J]. 2006 IEEE INTERNATIONAL TEST CONFERENCE, VOLS 1 AND 2, 2006, : 294 - +
  • [46] Eye Diagram Analyser for Space High-Speed Serial Links: a Tool for Evaluating Signal Integrity in SpaceFibre Links
    Dello Sterpaio, Luca
    Dinelli, Gianmarco
    Davalle, Daniele
    Nannipieri, Pietro
    Fanucci, Luca
    [J]. SPACEWIRE AND SPACEFIBRE 2022: PROCEEDINGS OF THE 9TH 2022 INTERNATIONAL SPACEWIRE & SPACEFIBRE CONFERENCE (ISC), 2022, : 169 - 172
  • [47] High-speed serial AER on FPGA
    Berge, Hans Kristian Otnes
    Hafliger, Philipp
    [J]. 2007 IEEE INTERNATIONAL SYMPOSIUM ON CIRCUITS AND SYSTEMS, VOLS 1-11, 2007, : 857 - 860
  • [48] Modeling and analysis of high-speed links
    Stojanovic, V
    Horowitz, M
    [J]. PROCEEDINGS OF THE IEEE 2003 CUSTOM INTEGRATED CIRCUITS CONFERENCE, 2003, : 589 - 594
  • [49] NO EXCITEMENT IN HIGH-SPEED DATA LINKS
    GRANT, PM
    [J]. ELECTRONICS & COMMUNICATION ENGINEERING JOURNAL, 1990, 2 (03): : 87 - 87
  • [50] LIGHT WORK FOR HIGH-SPEED LINKS
    TEJA, ER
    [J]. MINI-MICRO SYSTEMS, 1987, 20 (09): : 81 - &