Effect of Metal Gate Granularity Induced Random Fluctuations on Si Gate-All-Around Nanowire MOSFET 6-T SRAM Cell Stability

被引:12
|
作者
Bajaj, Mohit [1 ]
Nayak, Kaushik [2 ]
Gundapaneni, Suresh [3 ]
Rao, Valipe Ramgopal [4 ]
机构
[1] GLOBALFOUNDRIES Engn Private Ltd, Bangalore 560045, Karnataka, India
[2] Indian Inst Technol Hyderabad, Dept Elect Engn, Telangana 502285, India
[3] Indian Inst Technol, Dept Elect Engn, Jodhpur 342011, Rajasthan, India
[4] Indian Inst Technol, Dept Elect Engn, Ctr Excellence Nanoelect, Bombay 400076, Maharashtra, India
关键词
Gate-all-around; metal gate granularity; silicon nanowire FET; SRAM; static noise margin; variability; work function; VARIABILITY; PERFORMANCE; DEVICE; CIRCUIT;
D O I
10.1109/TNANO.2016.2515638
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
In this paper, we present a variability-aware 3-D mixed-mode device simulation study of Si gate-all-around (GAA) nanowire MOSFET (NWFET)-based 6-T static random access memory (SRAM) bit-cell stability and performance considering metal-gate granularity (MGG) induced intrinsic device random fluctuations and quantum corrected room temperature drift-diffusion transport. The impact of MGG contributed intrinsic variability on Si GAA n-and p-NWFETs-based SRAM cell static noise margins (SNM), write and read delay time are statistically analyzed. Our statistical simulations predict acceptable stability for the Si NWFET 6-T SRAM cell with V-DD downscaling up to 0.5 V. The simulation estimated mean hold SNM values follow a lowering trend with V-DD downscaling, similar to the hold SNM experimental data reported in the literature for Si GAA NWFET-based SRAM arrays. We further show a linear variation in statistical variance of hold SNM with gate metal grain size and work function.
引用
收藏
页码:243 / 247
页数:5
相关论文
共 50 条
  • [31] Characteristic Fluctuations of Dynamic Power Delay Induced by Random Nanosized Titanium Nitride Grains and the Aspect Ratio Effect of Gate-All-Around Nanowire CMOS Devices and Circuits
    Li, Yiming
    Chen, Chieh-Yang
    Chuang, Min-Hui
    Chao, Pei-Jung
    [J]. MATERIALS, 2019, 12 (09):
  • [32] Investigation of Hole Mobility in Gate-All-Around Si Nanowire p-MOSFETs with High-κ/Metal-Gate: Effects of Hydrogen Thermal Annealing and Nanowire Shape
    Hashemi, Pouya
    Teherani, James T.
    Hoyt, Judy L.
    [J]. 2010 INTERNATIONAL ELECTRON DEVICES MEETING - TECHNICAL DIGEST, 2010,
  • [33] Nitride Induced Stress Affecting Crystallinity of Sidewall Damascene Gate-All-Around Nanowire Poly-Si FETs
    Shen, Chuan-Hui
    Chen, Wei-Yen
    Lee, Shen-Yang
    Kuo, Po-Yi
    Chao, Tien-Sheng
    [J]. IEEE TRANSACTIONS ON NANOTECHNOLOGY, 2020, 19 : 322 - 327
  • [34] Effect of the Si nanowire’s diameter and doping profile on the electrical characteristics of gate-all-around twin Si-nanowire field-effect transistors
    Dong Hun Kim
    Tae Whan Kim
    [J]. Journal of the Korean Physical Society, 2015, 67 : 502 - 506
  • [35] Effect of the Si nanowire's diameter and doping profile on the electrical characteristics of gate-all-around twin Si-nanowire field-effect transistors
    Kim, Dong Hun
    Kim, Tae Whan
    [J]. JOURNAL OF THE KOREAN PHYSICAL SOCIETY, 2015, 67 (03) : 502 - 506
  • [36] Deep Learning Algorithms for the Work Function Fluctuation of Random Nanosized Metal Grains on Gate-All-Around Silicon Nanowire MOSFETs
    Akbar, Chandni
    Li, Yiming
    Sung, Wen-Li
    [J]. IEEE ACCESS, 2021, 9 : 73467 - 73481
  • [37] Low-temperature transport characteristics and quantum-confinement effects in gate-all-around Si-nanowire N-MOSFET
    Rustagi, Subhash C.
    Singh, N.
    Lim, Y. F.
    Zhang, G.
    Wang, S.
    Lo, G. Q.
    Balasubramanian, N.
    Kwong, D.-L.
    [J]. IEEE ELECTRON DEVICE LETTERS, 2007, 28 (10) : 909 - 912
  • [38] Impact of work-function variation on analog figures-of-merits for high-k/ metal-gate junctionless FinFET and gate-all-around nanowire MOSFET
    Lu, Wei-Feng
    Dai, Liang
    [J]. MICROELECTRONICS JOURNAL, 2019, 84 : 54 - 58
  • [39] Variability of Threshold Voltage Induced by Work-Function Fluctuation and Random Dopant Fluctuation on Gate-All-Around Nanowire nMOSFETs
    Sung, Wen-Li
    Chuang, Min-Hui
    Li, Yiming
    [J]. 2019 INTERNATIONAL CONFERENCE ON SIMULATION OF SEMICONDUCTOR PROCESSES AND DEVICES (SISPAD 2019), 2019, : 174 - 177
  • [40] Temperature Dependent Study of Random Telegraph Noise in Gate-All-Around PMOS Silicon Nanowire Field-Effect Transistors
    Hong, B. H.
    Choi, L.
    Jung, Y. C.
    Hwang, S. W.
    Cho, K. H.
    Yeo, K. H.
    Kim, D. -W.
    Jin, G. Y.
    Park, D.
    Song, S. H.
    Lee, Y. Y.
    Son, M. H.
    Ahn, D.
    [J]. IEEE TRANSACTIONS ON NANOTECHNOLOGY, 2010, 9 (06) : 754 - 758