共 50 条
- [1] Optimal Design of 6T SRAM Bitcells for Ultra Low-Voltage Operation [J]. 2015 IEEE CONFERENCE ON ELECTRONICS, CIRCUITS, AND SYSTEMS (ICECS), 2015, : 454 - 457
- [5] A 13T Radiation Hardened SRAM Bitcell for Low-Voltage Operation [J]. 2013 IEEE SOI-3D-SUBTHRESHOLD MICROELECTRONICS TECHNOLOGY UNIFIED CONFERENCE (S3S), 2013,
- [6] Asymmetric 6T SRAM with Two-phase Write and Split Bitline Differential Sensing for Low Voltage Operation [J]. PROCEEDINGS OF THE ELEVENTH INTERNATIONAL SYMPOSIUM ON QUALITY ELECTRONIC DESIGN (ISQED 2010), 2010, : 139 - 146
- [8] A Low-Voltage 6T Dual-Port Configured SRAM with Wordline Boost in 28 nm FD-SOI [J]. ESSCIRC 2021 - IEEE 47TH EUROPEAN SOLID STATE CIRCUITS CONFERENCE (ESSCIRC), 2021, : 459 - 462
- [9] Statistical Analysis of 6T SRAM Data Retention Voltage under Process Variation [J]. 2011 IEEE 14TH INTERNATIONAL SYMPOSIUM ON DESIGN AND DIAGNOSTICS OF ELECTRONIC CIRCUITS AND SYSTEMS (DDECS), 2011, : 365 - 370