Failure analysis of 6T SRAM on low-voltage and high-frequency operation

被引:18
|
作者
Ikeda, S [1 ]
Yoshida, Y
Ishibashi, K
Mitsui, Y
机构
[1] Trecenti Technol Inc, Ibaraki 3120034, Japan
[2] Hitachi High Technol Inc, Ibaraki, Japan
关键词
grain size (new); high-speed integrated circuits; hydrazine (new); low voltage (new); nanoprobe (new); noise; SRAM chips; stability;
D O I
10.1109/TED.2003.813474
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
Careful analysis of SRAM bit failure at high-frequency operation has been described. Using the nanoprober technique, MOS characteristics of failure bit in actual memory cells had been measured directly. It was confirmed that the drain current of a PMOS was about one order in magnitude smaller and the threshold voltage was about 1 V higher than that for normal bits.. A newly developed, unique selective etching technique using hydrazine mixture showed these degradations were caused by local gate depletion, and TEM observation showed the PMOS gate poly-Si of the failure bit had a huge grain. Minimizing grain size of the gate poly-Si is found to be quite effective for improving drain current degradation and suppressing this failure mode.
引用
收藏
页码:1270 / 1276
页数:7
相关论文
共 50 条
  • [1] Optimal Design of 6T SRAM Bitcells for Ultra Low-Voltage Operation
    Ghonem, Amgad A.
    Farid, Mostafa F.
    Dessouky, Mohamed
    [J]. 2015 IEEE CONFERENCE ON ELECTRONICS, CIRCUITS, AND SYSTEMS (ICECS), 2015, : 454 - 457
  • [2] A STUDY OF LOW-VOLTAGE OPERATION SRAM
    YAMAGUCHI, T
    MATTHEWS, F
    SATO, N
    UEOKA, J
    NATSUME, H
    MITANI, H
    [J]. NEC RESEARCH & DEVELOPMENT, 1995, 36 (01): : 64 - 71
  • [3] Analysis and design of a low-voltage high-frequency LDMOS transistor
    Vestling, L
    Ankarcrona, J
    Olsson, J
    [J]. IEEE TRANSACTIONS ON ELECTRON DEVICES, 2002, 49 (06) : 976 - 980
  • [4] HIGH-FREQUENCY LOW-VOLTAGE CMOS DIODE
    RAMIREZANGULO, J
    [J]. ELECTRONICS LETTERS, 1992, 28 (03) : 298 - 300
  • [5] A 13T Radiation Hardened SRAM Bitcell for Low-Voltage Operation
    Atias, Lior
    Teman, Adam
    Fish, Alexander
    [J]. 2013 IEEE SOI-3D-SUBTHRESHOLD MICROELECTRONICS TECHNOLOGY UNIFIED CONFERENCE (S3S), 2013,
  • [6] Asymmetric 6T SRAM with Two-phase Write and Split Bitline Differential Sensing for Low Voltage Operation
    Nalam, Satyanand
    Chandra, Vikas
    Pietrzyk, Cezary
    Aitken, Robert C.
    Calhoun, Benton H.
    [J]. PROCEEDINGS OF THE ELEVENTH INTERNATIONAL SYMPOSIUM ON QUALITY ELECTRONIC DESIGN (ISQED 2010), 2010, : 139 - 146
  • [7] An 8T-SRAM for variability tolerance and low-voltage operation in high-performance caches
    Chang, Leland
    Montoye, Robert K.
    Nakamura, Yutaka
    Batson, Kevin A.
    Eickemeyer, Richard J.
    Dennard, Robert H.
    Haensch, Wilfried
    Jamsek, Damir
    [J]. IEEE JOURNAL OF SOLID-STATE CIRCUITS, 2008, 43 (04) : 956 - 963
  • [8] A Low-Voltage 6T Dual-Port Configured SRAM with Wordline Boost in 28 nm FD-SOI
    Nouripayam, Masoud
    Rodrigues, Joachim
    Luo, Xiao
    Johansson, Tom
    Mohammadi, Babak
    [J]. ESSCIRC 2021 - IEEE 47TH EUROPEAN SOLID STATE CIRCUITS CONFERENCE (ESSCIRC), 2021, : 459 - 462
  • [9] Statistical Analysis of 6T SRAM Data Retention Voltage under Process Variation
    Vatajelu, Elena I.
    Figueras, Joan
    [J]. 2011 IEEE 14TH INTERNATIONAL SYMPOSIUM ON DESIGN AND DIAGNOSTICS OF ELECTRONIC CIRCUITS AND SYSTEMS (DDECS), 2011, : 365 - 370
  • [10] A high-frequency resonant inverter topology with low-voltage stress
    Rivas, Juan M.
    Han, Yehui
    Leitermann, Olivia
    Sagneri, Anthony D.
    Perreault, David J.
    [J]. IEEE TRANSACTIONS ON POWER ELECTRONICS, 2008, 23 (04) : 1759 - 1771