Failure analysis of 6T SRAM on low-voltage and high-frequency operation

被引:18
|
作者
Ikeda, S [1 ]
Yoshida, Y
Ishibashi, K
Mitsui, Y
机构
[1] Trecenti Technol Inc, Ibaraki 3120034, Japan
[2] Hitachi High Technol Inc, Ibaraki, Japan
关键词
grain size (new); high-speed integrated circuits; hydrazine (new); low voltage (new); nanoprobe (new); noise; SRAM chips; stability;
D O I
10.1109/TED.2003.813474
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
Careful analysis of SRAM bit failure at high-frequency operation has been described. Using the nanoprober technique, MOS characteristics of failure bit in actual memory cells had been measured directly. It was confirmed that the drain current of a PMOS was about one order in magnitude smaller and the threshold voltage was about 1 V higher than that for normal bits.. A newly developed, unique selective etching technique using hydrazine mixture showed these degradations were caused by local gate depletion, and TEM observation showed the PMOS gate poly-Si of the failure bit had a huge grain. Minimizing grain size of the gate poly-Si is found to be quite effective for improving drain current degradation and suppressing this failure mode.
引用
收藏
页码:1270 / 1276
页数:7
相关论文
共 50 条
  • [31] Design and Analysis of a Noise Induced 6T SRAM Cell
    Rizvi, Isma
    Nidhi
    Mishra, Rajesh
    Hashmi, M. S.
    [J]. 2016 INTERNATIONAL CONFERENCE ON ELECTRICAL, ELECTRONICS, AND OPTIMIZATION TECHNIQUES (ICEEOT), 2016, : 4209 - 4213
  • [32] Exploiting the high-frequency performance of low-voltage low-power SC filters
    Aloisi, W
    Giustolisi, G
    Palumbo, G
    [J]. IEEE TRANSACTIONS ON CIRCUITS AND SYSTEMS II-EXPRESS BRIEFS, 2004, 51 (02) : 77 - 84
  • [33] A Low-Leakage 6T SRAM Cell for In-Memory Computing with High Stability
    Najafi, Deniz
    Ebrahimi, Behzad
    [J]. 2021 29TH IRANIAN CONFERENCE ON ELECTRICAL ENGINEERING (ICEE), 2021, : 98 - 102
  • [34] Design of low-voltage low-power SC filters for high-frequency applications
    Aloisi, W
    Giustolisi, G
    Palumbo, G
    [J]. PROCEEDINGS OF THE 2003 IEEE INTERNATIONAL SYMPOSIUM ON CIRCUITS AND SYSTEMS, VOL I: ANALOG CIRCUITS AND SIGNAL PROCESSING, 2003, : 605 - 608
  • [35] VLSI Design And Analysis Of Low Power 6T SRAM Cell Using Cadence Tool
    Khare, Kavita
    Khare, Nilay
    Kulhade, Vijendra Kumar
    Deshpande, Pallavi
    Khare, Kavita
    [J]. ICSE: 2008 IEEE INTERNATIONAL CONFERENCE ON SEMICONDUCTOR ELECTRONICS, PROCEEDINGS, 2008, : 117 - +
  • [36] Portless SRAM - A high-performance alternative to the 6T methodology
    Wieckowski, Michael
    Patil, Sandeep
    Margala, Martin
    [J]. IEEE JOURNAL OF SOLID-STATE CIRCUITS, 2007, 42 (11) : 2600 - 2610
  • [37] A low-voltage swing latch for reduced power dissipation in high-frequency microprocessors
    Lu, PF
    Sigal, L
    Cao, NZ
    Woltgens, P
    Robertazzi, R
    Heidel, D
    [J]. 2004 IEEE INTERNATIONAL SOI CONFERENCE, PROCEEDINGS, 2004, : 165 - 167
  • [38] OPTIMIZED SILICON LOW-VOLTAGE POWER MOSFETS FOR HIGH-FREQUENCY POWER CONVERSION
    SHENAI, K
    KORMAN, CS
    WALDEN, JP
    YERMAN, AJ
    BALIGA, BJ
    [J]. PESC 89 RECORD, VOLS 1 AND 2: 20TH ANNUAL IEEE POWER ELECTRONICS SPECIALISTS CONFERENCE, 1989, : 180 - 189
  • [39] High-Frequency Noise Modeling of MOSFETs for Ultra Low-Voltage RF Applications
    Chan, Lye Hock Kelvin
    Yeo, Kiat Seng
    Chew, Kok Wai Johnny
    Ong, Shih Ni
    [J]. IEEE TRANSACTIONS ON MICROWAVE THEORY AND TECHNIQUES, 2015, 63 (01) : 141 - 154
  • [40] Flexible low-voltage high-frequency organic thin-film transistors
    Borchert, James W.
    Zschieschang, Ute
    Letzkus, Florian
    Giorgio, Michele
    Weitz, R. Thomas
    Caironi, Mario
    Burghartz, Joachim N.
    Ludwigs, Sabine
    Klauk, Hagen
    [J]. SCIENCE ADVANCES, 2020, 6 (21):