VLSI Implementation of an improved multiplier for FFT Computation in Biomedical Applications

被引:6
|
作者
Ajay, Arathi [1 ]
Lourde, R. Mary [1 ]
机构
[1] BITS Pilani, Dept Elect & Elect Engn, Dubai Campus, Dubai, U Arab Emirates
关键词
FFT; Multiplier; EEG;
D O I
10.1109/ISVLSI.2015.104
中图分类号
TP3 [计算技术、计算机技术];
学科分类号
0812 ;
摘要
Discrete Fourier Transform (DFT) is a fundamental Digital Signal Processing domain transformation technique used in many applications for frequency analysis and frequency domain processing. Fast Fourier Transform (FFT) is used for signal processing applications. It consists of addition and multiplication operations, whose speed improvement will enhance the accuracy and performance of FFT computation for any application. It is an algorithm to compute Discrete Fourier Transform (DFT) and its inverse. DFT is obtained by decomposing a sequence of values into components of different frequencies. FFT can compute DFT in O(N log N) operations unlike DFT computation that takes O(N2) arithmetic operations. This reduces computation time by several orders of magnitude and the improvement is roughly proportional to N / log N. Present day Research focus is on performance improvement in computation of FFT specific to field of application. Many performance improvement studies are in progress to implement efficient FFT computation through better performing multipliers and adders. Electroencephalographic (EEG) signals are invariably used for clinical diagnosis and conventional cognitive neuroscience. This work intends to contribute to a faster method of computation of FFT for analysis of EEG signals to classify Autistic data.
引用
收藏
页码:68 / 73
页数:6
相关论文
共 50 条
  • [41] FFT Implementation Using Floating Point Fused Multiplier with Four Term Adder
    Baboji, K.
    Sridevi, Sriadibhatla
    2017 INTERNATIONAL CONFERENCE ON MICROELECTRONIC DEVICES, CIRCUITS AND SYSTEMS (ICMDCS), 2017,
  • [42] Design and Implementation of 1024 Point Pipelined Radix 4 FFT Processor on FPGA for Biomedical Signal Processing Applications
    Sankaran, Aditya
    Reddy, M. Srikanth
    Arunkumar, Kr
    Bhaskar, M.
    2020 6TH IEEE INTERNATIONAL SYMPOSIUM ON SMART ELECTRONIC SYSTEMS (ISES 2020) (FORMERLY INIS), 2020, : 1 - 6
  • [43] Multiplier-less VLSI architectures for radix-22 folded pipelined complex FFT core
    Mankar, Abhishek
    Prasad, N.
    Das, Ansuman DiptiSankar
    Meher, Sukadev
    INTERNATIONAL JOURNAL OF CIRCUIT THEORY AND APPLICATIONS, 2015, 43 (11) : 1743 - 1758
  • [44] Implementation of an FFT hardware accelerator for security applications
    Argenziano, Domenico
    2015 10TH INTERNATIONAL CONFERENCE ON P2P, PARALLEL, GRID, CLOUD AND INTERNET COMPUTING (3PGCIC), 2015, : 256 - 259
  • [45] Small Area Implementation for Optically Reconfigurable Gate Array VLSI: FFT Case
    Halim, Ili Shairah Abdul
    Kobayashi, Fuminori
    Watanabe, Minoru
    Mashiko, Koichiro
    Yee, Ooi Chia
    JOURNAL OF SCIENTIFIC & INDUSTRIAL RESEARCH, 2017, 76 (11): : 697 - 700
  • [46] Efficient FIR Filter Design using Booth Multiplier for VLSI Applications
    Nagaria, Shuchi
    Singh, Anushka
    Niranjan, Vandana
    2018 INTERNATIONAL CONFERENCE ON COMPUTING, POWER AND COMMUNICATION TECHNOLOGIES (GUCON), 2018, : 581 - 584
  • [47] An Improved Distributed Multiplier-Less Approach for Radix-2 FFT
    Bowlyn, Kevin
    Hounsinou, Sena
    Bowlyn, Kevin (bowlynk@sacredheart.edu), 1600, Institute of Electrical and Electronics Engineers Inc. (03): : 54 - 57
  • [48] Power-Delay Analysis of an ABACUS Parallel Integer Multiplier VLSI Implementation
    Ercan, Furkan
    Muhtaroglu, Ali
    2015 5TH INTERNATIONAL CONFERENCE ON ENERGY AWARE COMPUTING SYSTEMS & APPLICATIONS (ICEAC), 2015,
  • [49] VLSI Implementation of Bit Serial Architecture based Multiplier in Floating Point Arithmetic
    Shinde, Jitesh R.
    Salankar, Suresh S.
    2015 INTERNATIONAL CONFERENCE ON ADVANCES IN COMPUTING, COMMUNICATIONS AND INFORMATICS (ICACCI), 2015, : 1672 - 1677
  • [50] Efficient VLSI Implementation of a Finite Field Multiplier Using Reordered Normal Basis
    Leboeuf, Karl
    Namin, Ashkan Hosseinzadeh
    Wu, Huapeng
    Muscedere, Roberto
    Ahmadi, Majid
    53RD IEEE INTERNATIONAL MIDWEST SYMPOSIUM ON CIRCUITS AND SYSTEMS, 2010, : 1218 - 1221