VLSI Implementation of an improved multiplier for FFT Computation in Biomedical Applications

被引:6
|
作者
Ajay, Arathi [1 ]
Lourde, R. Mary [1 ]
机构
[1] BITS Pilani, Dept Elect & Elect Engn, Dubai Campus, Dubai, U Arab Emirates
关键词
FFT; Multiplier; EEG;
D O I
10.1109/ISVLSI.2015.104
中图分类号
TP3 [计算技术、计算机技术];
学科分类号
0812 ;
摘要
Discrete Fourier Transform (DFT) is a fundamental Digital Signal Processing domain transformation technique used in many applications for frequency analysis and frequency domain processing. Fast Fourier Transform (FFT) is used for signal processing applications. It consists of addition and multiplication operations, whose speed improvement will enhance the accuracy and performance of FFT computation for any application. It is an algorithm to compute Discrete Fourier Transform (DFT) and its inverse. DFT is obtained by decomposing a sequence of values into components of different frequencies. FFT can compute DFT in O(N log N) operations unlike DFT computation that takes O(N2) arithmetic operations. This reduces computation time by several orders of magnitude and the improvement is roughly proportional to N / log N. Present day Research focus is on performance improvement in computation of FFT specific to field of application. Many performance improvement studies are in progress to implement efficient FFT computation through better performing multipliers and adders. Electroencephalographic (EEG) signals are invariably used for clinical diagnosis and conventional cognitive neuroscience. This work intends to contribute to a faster method of computation of FFT for analysis of EEG signals to classify Autistic data.
引用
收藏
页码:68 / 73
页数:6
相关论文
共 50 条
  • [31] VLSI Implementation of Booth's Multiplier Using Different Adders
    Sarkar, Ujjaljyoti
    Nath, Rongan
    Das, Suman
    ADVANCES IN COMMUNICATION, DEVICES AND NETWORKING, 2018, 462 : 51 - 55
  • [32] A novel VLSI divide and conquer implementation of the iterative array Multiplierδ
    Poonnen, Thomas
    Fam, Adly T.
    INTERNATIONAL CONFERENCE ON INFORMATION TECHNOLOGY, PROCEEDINGS, 2007, : 723 - +
  • [33] FPGA implementation of a canonical signed digit multiplier-less based FFT processor for wireless communication applications
    Benhamid, Mahinud
    Othman, Masuri
    2006 IEEE INTERNATIONAL CONFERENCE ON SEMICONDUCTOR ELECTRONICS, PROCEEDINGS, 2006, : 641 - +
  • [34] VLSI Implementation of Efficient Split Radix FFT Based on Distributed Arithmetic
    Laguri, Nisha
    Anusudha, K.
    2014 INTERNATIONAL CONFERENCE ON GREEN COMPUTING COMMUNICATION AND ELECTRICAL ENGINEERING (ICGCCEE), 2014,
  • [35] AREA-TIME OPTIMAL VLSI INTEGER MULTIPLIER WITH MINIMUM COMPUTATION TIME
    MEHLHORN, K
    PREPARATA, FP
    LECTURE NOTES IN COMPUTER SCIENCE, 1984, 172 : 347 - 357
  • [36] VLSI Implementation of High Speed Energy-Efficient Truncated Multiplier
    Vijeyakumar, K. N.
    Elango, S.
    Kalaiselvi, S.
    JOURNAL OF CIRCUITS SYSTEMS AND COMPUTERS, 2018, 27 (05)
  • [37] VLSI Implementation of Fault Tolerance Multiplier based on Reversible Logic Gate
    Ahmadl, Nabihah
    Mokhtar, Ahmad Hakimi
    Othman, Nurmiza Binti
    Soon, Chin Fhong
    Ab Rahman, Ab Al Hadi
    INTERNATIONAL RESEARCH AND INNOVATION SUMMIT (IRIS2017), 2017, 226
  • [38] Low power VLSI implementation of the DCT on single multiplier DSP processors
    Masupe, S
    Arslan, T
    VLSI DESIGN, 2000, 11 (04) : 397 - 403
  • [39] DFT Computation Using Gauss-Eisenstein Basis: FFT Algorithms and VLSI Architectures
    Coelho, Diego F. G.
    Cintra, Renato J.
    Rajapaksha, Nilanka
    Mendis, Gihan J.
    Madanayake, Arjuna
    Dimitrov, Vassil S.
    IEEE TRANSACTIONS ON COMPUTERS, 2017, 66 (08) : 1442 - 1448
  • [40] Small Constant Mean-Error Imprecise Adder/Multiplier for Efficient VLSI Implementation of MAC-Based Applications
    Javadi, Mohammad Haji Seyed
    Yalame, Mohammad Hossein
    Mahdiani, Hamid Reza
    IEEE TRANSACTIONS ON COMPUTERS, 2020, 69 (09) : 1376 - 1387