VLSI Implementation of High Speed Energy-Efficient Truncated Multiplier

被引:9
|
作者
Vijeyakumar, K. N. [1 ]
Elango, S. [2 ]
Kalaiselvi, S. [1 ]
机构
[1] Dr Mahalingam Coll Engn & Technol, Dept Elect & Commun Engn, Coimbatore 642003, Tamil Nadu, India
[2] Bannari Amman Inst Technol, Dept Elect & Commun Engn, Coimbatore, Tamil Nadu, India
关键词
Absolute error; tree reduction; truncated multiplier; constant correction; vertical and crosswise; compensation function; SIGNAL-PROCESSING APPLICATIONS; FIXED-WIDTH MULTIPLIERS; IMAGE ENCRYPTION; DESIGN;
D O I
10.1142/S0218126618500779
中图分类号
TP3 [计算技术、计算机技术];
学科分类号
0812 ;
摘要
In this brief, we present the design and evaluation of a high speed and energy-efficient truncated multiplier for unsigned multiplication, such that the average absolute error due to truncation and rounding is kept minimal. The proposed algorithm eliminates a few least significant Partial Product (PP) bits and adds correction bias at appropriate PP bit positions to minimize the total error. From the literatures reviewed, it is clear that there is scope for reducing delay in multiplication using sutras of ancient vedic mathematics. This work uses a simple "crosswise and vertical sutra" of Vedic mathematics to generate PP bits. The proposed methodology groups the input into n/2 bits, eliminates least subgroup multiplication (A(n/2)-LSB x B-n/2-LSB) and deletes few least significant bits in other subgroup multiplications to reduce area and power dissipation. In addition, correction biase are added at appropriate bit positions to reduce the overall absolute error due to the elimination of few PP bits and rounding of final product. Experimental evaluation of the proposed truncated design is carried out through structural level VHDL modeling and simulations using Synopsys design compiler. Performance analysis revealed Chip-Area Ratio (CAR%) to be 33.81% and Power-Delay Product (PDP) of 14.84 pJ of proposed truncated design for an 8 x 8 multiplication.
引用
收藏
页数:15
相关论文
共 50 条
  • [1] Energy-Efficient High-Speed CMOS Pipelined Multiplier
    Aguirre-Hernandez, Mariano
    Linares-Aranda, Monico
    [J]. 2008 5TH INTERNATIONAL CONFERENCE ON ELECTRICAL ENGINEERING, COMPUTING SCIENCE AND AUTOMATIC CONTROL (CCE 2008), 2008, : 319 - 323
  • [2] VLSI Design and Hardware Implementation of High-Speed Energy-Efficient Logarithmic-MAP Decoder
    Shresthal, Rahul
    Paily, Roy P.
    [J]. JOURNAL OF LOW POWER ELECTRONICS, 2015, 11 (03) : 406 - 412
  • [3] VLSI Design of High Speed Vedic Multiplier for FPGA Implementation
    Gavali, Kapil Ram
    Kadam, Poonam
    [J]. PROCEEDINGS OF 2ND IEEE INTERNATIONAL CONFERENCE ON ENGINEERING & TECHNOLOGY ICETECH-2016, 2016, : 936 - 939
  • [4] Design and Implementation of High-Speed and Energy-Efficient Variable-Latency Speculating Booth Multiplier (VLSBM)
    Chen, Shin-Kai
    Liu, Chih-Wei
    Wu, Tsung-Yi
    Tsai, An-Chi
    [J]. IEEE TRANSACTIONS ON CIRCUITS AND SYSTEMS I-REGULAR PAPERS, 2013, 60 (10) : 2631 - 2643
  • [5] VLSI Implementation of Area-Efficient Truncated Modified Booth Multiplier for Signal Processing Applications
    K. N. Vijeyakumar
    V. Sumathy
    S. Elango
    [J]. Arabian Journal for Science and Engineering, 2014, 39 : 7795 - 7806
  • [6] VLSI Implementation of Area-Efficient Truncated Modified Booth Multiplier for Signal Processing Applications
    Vijeyakumar, K. N.
    Sumathy, V.
    Elango, S.
    [J]. ARABIAN JOURNAL FOR SCIENCE AND ENGINEERING, 2014, 39 (11) : 7795 - 7806
  • [7] Energy-efficient VLSI implementation of multipliers with double LSB operands
    Leon, Vasileios
    Xydis, Sotirios
    Soudris, Dimitrios
    Pekmestzi, Kiamal
    [J]. IET CIRCUITS DEVICES & SYSTEMS, 2019, 13 (06) : 816 - 821
  • [8] High Speed VLSI Implementation of a Finite Field Multiplier Using Redundant Representation
    Namin, Ashkan Hosseinzadeh
    Leboeuf, Karl
    Muscedere, Roberto
    Wu, Huapeng
    Ahmadi, Majid
    [J]. 2009 EUROPEAN CONFERENCE ON CIRCUIT THEORY AND DESIGN, VOLS 1 AND 2, 2009, : 161 - 164
  • [9] Energy-Efficient Ternary Multiplier
    Agrawal, Rishi
    Abhijith, Narayanabhatla Savyasachi
    Kumar, Uppugunduru Anil
    Veeramachaneni, Sreehari
    Ahmed, Syed Ershad
    [J]. 2024 IEEE 6TH INTERNATIONAL CONFERENCE ON AI CIRCUITS AND SYSTEMS, AICAS 2024, 2024, : 382 - 387
  • [10] Emerging Device Nanotechnology for Future High-Speed and Energy-Efficient VLSI: Challenges and Opportunities
    Chau, Robert S.
    [J]. ESSDERC 2008: PROCEEDINGS OF THE 38TH EUROPEAN SOLID-STATE DEVICE RESEARCH CONFERENCE, 2008, : 1 - 3