VLSI Implementation of High Speed Energy-Efficient Truncated Multiplier

被引:9
|
作者
Vijeyakumar, K. N. [1 ]
Elango, S. [2 ]
Kalaiselvi, S. [1 ]
机构
[1] Dr Mahalingam Coll Engn & Technol, Dept Elect & Commun Engn, Coimbatore 642003, Tamil Nadu, India
[2] Bannari Amman Inst Technol, Dept Elect & Commun Engn, Coimbatore, Tamil Nadu, India
关键词
Absolute error; tree reduction; truncated multiplier; constant correction; vertical and crosswise; compensation function; SIGNAL-PROCESSING APPLICATIONS; FIXED-WIDTH MULTIPLIERS; IMAGE ENCRYPTION; DESIGN;
D O I
10.1142/S0218126618500779
中图分类号
TP3 [计算技术、计算机技术];
学科分类号
0812 ;
摘要
In this brief, we present the design and evaluation of a high speed and energy-efficient truncated multiplier for unsigned multiplication, such that the average absolute error due to truncation and rounding is kept minimal. The proposed algorithm eliminates a few least significant Partial Product (PP) bits and adds correction bias at appropriate PP bit positions to minimize the total error. From the literatures reviewed, it is clear that there is scope for reducing delay in multiplication using sutras of ancient vedic mathematics. This work uses a simple "crosswise and vertical sutra" of Vedic mathematics to generate PP bits. The proposed methodology groups the input into n/2 bits, eliminates least subgroup multiplication (A(n/2)-LSB x B-n/2-LSB) and deletes few least significant bits in other subgroup multiplications to reduce area and power dissipation. In addition, correction biase are added at appropriate bit positions to reduce the overall absolute error due to the elimination of few PP bits and rounding of final product. Experimental evaluation of the proposed truncated design is carried out through structural level VHDL modeling and simulations using Synopsys design compiler. Performance analysis revealed Chip-Area Ratio (CAR%) to be 33.81% and Power-Delay Product (PDP) of 14.84 pJ of proposed truncated design for an 8 x 8 multiplication.
引用
收藏
页数:15
相关论文
共 50 条
  • [41] Approximate Pruned and Truncated Haar Discrete Wavelet Transform VLSI Hardware for Energy-Efficient ECG Signal Processing
    Seidel, Henrique Bestani
    Azevedo da Rosa, Morgana Macedo
    Paim, Guilherme
    Cesar da Costa, Eduardo Antonio
    Almeida, Sergio J. M.
    Bampi, Sergio
    [J]. IEEE TRANSACTIONS ON CIRCUITS AND SYSTEMS I-REGULAR PAPERS, 2021, 68 (05) : 1814 - 1826
  • [42] Energy-efficient Hardware Architecture and VLSI Implementation of a Polyphase Channelizer with Applications to Subband Adaptive Filtering
    Yongtao Wang
    Hamid Mahmoodi
    Lih-Yih Chiou
    Hunsoo Choo
    Jongsun Park
    Woopyo Jeong
    Kaushik Roy
    [J]. Journal of Signal Processing Systems, 2010, 58 : 125 - 137
  • [43] Area, Delay, and Energy-Efficient Full Dadda Multiplier
    Munawar, Muteen
    Shabbir, Zain
    Akram, Muhammad
    [J]. JOURNAL OF CIRCUITS SYSTEMS AND COMPUTERS, 2023, 32 (15)
  • [44] Energy-efficient Hardware Architecture and VLSI Implementation of a Polyphase Channelizer with Applications to Subband Adaptive Filtering
    Wang, Yongtao
    Mahmoodi, Hamid
    Chiou, Lih-Yih
    Choo, Hunsoo
    Park, Jongsun
    Jeong, Woopyo
    Roy, Kaushik
    [J]. JOURNAL OF SIGNAL PROCESSING SYSTEMS FOR SIGNAL IMAGE AND VIDEO TECHNOLOGY, 2010, 58 (02): : 125 - 137
  • [45] An Energy-Efficient FPGA-based Matrix Multiplier
    Tan, Yiyu
    Imamura, Toshiyuki
    [J]. 2017 24TH IEEE INTERNATIONAL CONFERENCE ON ELECTRONICS, CIRCUITS AND SYSTEMS (ICECS), 2017, : 514 - 517
  • [46] An Improved Logarithmic Multiplier for Energy-Efficient Neural Computing
    Ansari, Mohammad Saeed
    Cockburn, Bruce F.
    Han, Jie
    [J]. IEEE TRANSACTIONS ON COMPUTERS, 2021, 70 (04) : 614 - 625
  • [47] VLSI Implementation of Adders for High Speed ALU
    Gurjar, Prashant
    Solanki, Rashmi
    Kansliwal, Pooja
    Vucha, Mahendra
    [J]. 2011 ANNUAL IEEE INDIA CONFERENCE (INDICON-2011): ENGINEERING SUSTAINABLE SOLUTIONS, 2011,
  • [48] An energy-efficient parallel VLSI architecture for SVM classification
    Xu, Yin
    Chen, Zhijian
    Xiang, Xiaoyan
    Meng, Jianyi
    [J]. IEICE ELECTRONICS EXPRESS, 2018, 15 (07):
  • [49] Design of low power based VLSI architecture for constant multiplier and high speed implementation using retiming technique
    Jalaja, S.
    Prakash, Vijaya A. M.
    [J]. 2016 INTERNATIONAL CONFERENCE ON MICROELECTRONICS, COMPUTING AND COMMUNICATIONS (MICROCOM), 2016,
  • [50] A High Speed VLSI Implementation of 256-bit Scalar Point Multiplier for ECC over GF(p)
    Liu, JianWei
    Cheng, DongXu
    Guan, ZhenYu
    Wang, Ziyu
    [J]. 2018 IEEE INTERNATIONAL CONFERENCE ON INTELLIGENCE AND SAFETY FOR ROBOTICS (ISR), 2018, : 184 - 191