Area, Delay, and Energy-Efficient Full Dadda Multiplier

被引:0
|
作者
Munawar, Muteen [1 ]
Shabbir, Zain [1 ]
Akram, Muhammad [1 ]
机构
[1] Univ Engn & Technol, Dept Elect Elect & Telecommun Engn, Lahore, Pakistan
关键词
Multiplier; low power; ripple-carry adder; Dadda algorithm; full adder; LOW-POWER; DESIGN;
D O I
10.1142/S0218126623502584
中图分类号
TP3 [计算技术、计算机技术];
学科分类号
0812 ;
摘要
The Dadda algorithm is a parallel structured multiplier, which is quite faster as compared to array multipliers, i.e., Booth, Braun, Baugh-Wooley, etc. However, it consumes more power and needs a larger number of gates for hardware implementation. In this paper, a modified-Dadda algorithm-based multiplier is designed using a proposed half-adder-based carry-select adder with a binary to excess-1 converter and an improved ripple-carry adder (RCA). The proposed design is simulated in different technologies, i.e., Taiwan Semiconductor Manufacturing Company (TSMC) 50nm, 90nm, and 120nm, and on different GHz frequencies, i.e., 0.5, 1, 2, and 3.33GHz. Specifically, the 4-bit circuit of the proposed design in TSMC's 50nm technology consumes 25uW of power at 3.33GHz with 76ps of delay. The simulation results reveal that the design is faster, more power-energy-efficient, and requires a smaller number of transistors for implementation as compared to some closely related works. The proposed design can be a promising candidate for low-power and low-cost digital controllers. In the end, the design has been compared with recent relevant works in the literature.
引用
收藏
页数:17
相关论文
共 50 条
  • [1] An Energy Efficient 32 Bit Approximate Dadda Multiplier
    Chanda, Saurav
    Guha, Koushik
    Patra, Santu
    Singh, Loukrakpam Merin
    Baishnab, Krishna Lal
    Paul, Prashanta Kumar
    2020 IEEE CALCUTTA CONFERENCE (CALCON), 2020, : 162 - 165
  • [2] A 32-bit Energy Efficient Exact Dadda Multiplier
    Chanda, Saurav
    Guha, Koushik
    Patra, Santu
    Karmakar, Anupam
    Singh, Loukrakpam Merin
    Baishnab, Krishna Lal
    2019 IEEE 5TH INTERNATIONAL CONFERENCE FOR CONVERGENCE IN TECHNOLOGY (I2CT), 2019,
  • [3] Energy-Efficient Ternary Multiplier
    Agrawal, Rishi
    Abhijith, Narayanabhatla Savyasachi
    Kumar, Uppugunduru Anil
    Veeramachaneni, Sreehari
    Ahmed, Syed Ershad
    2024 IEEE 6TH INTERNATIONAL CONFERENCE ON AI CIRCUITS AND SYSTEMS, AICAS 2024, 2024, : 382 - 387
  • [4] An area- and energy-efficient asynchronous booth multiplier for mobile devices
    Hensley, J
    Lastra, A
    Singh, M
    IEEE INTERNATIONAL CONFERENCE ON COMPUTER DESIGN: VLSI IN COMPUTERS & PROCESSORS, PROCEEDINGS, 2004, : 18 - 25
  • [5] Delay and area efficient approximate multiplier using reverse carry propagate full adder
    Arulkarthick, V. J.
    Rathinaswamy, Abinaya
    MICROPROCESSORS AND MICROSYSTEMS, 2020, 74 (74)
  • [6] Area and Energy-Efficient 4-2 Compressor Design for Tree Multiplier Implementation
    Mohan, Shoba
    Rangaswamy, Nakkeeran
    PROCEEDINGS OF THE NATIONAL ACADEMY OF SCIENCES INDIA SECTION A-PHYSICAL SCIENCES, 2020, 90 (02) : 337 - 344
  • [7] Area and Energy-Efficient 4-2 Compressor Design for Tree Multiplier Implementation
    Shoba Mohan
    Nakkeeran Rangaswamy
    Proceedings of the National Academy of Sciences, India Section A: Physical Sciences, 2020, 90 : 337 - 344
  • [8] Novel Architecture for Area and Delay efficient Vedic Multiplier
    Goel, Aayush
    Gupta, Ankit
    Kumar, Maninder
    Pandey, Neeta
    2017 RECENT DEVELOPMENTS IN CONTROL, AUTOMATION AND POWER ENGINEERING (RDCAPE), 2017, : 45 - 48
  • [9] An Energy-Efficient FPGA-based Matrix Multiplier
    Tan, Yiyu
    Imamura, Toshiyuki
    2017 24TH IEEE INTERNATIONAL CONFERENCE ON ELECTRONICS, CIRCUITS AND SYSTEMS (ICECS), 2017, : 514 - 517
  • [10] An Improved Logarithmic Multiplier for Energy-Efficient Neural Computing
    Ansari, Mohammad Saeed
    Cockburn, Bruce F.
    Han, Jie
    IEEE TRANSACTIONS ON COMPUTERS, 2021, 70 (04) : 614 - 625