Area, Delay, and Energy-Efficient Full Dadda Multiplier

被引:0
|
作者
Munawar, Muteen [1 ]
Shabbir, Zain [1 ]
Akram, Muhammad [1 ]
机构
[1] Univ Engn & Technol, Dept Elect Elect & Telecommun Engn, Lahore, Pakistan
关键词
Multiplier; low power; ripple-carry adder; Dadda algorithm; full adder; LOW-POWER; DESIGN;
D O I
10.1142/S0218126623502584
中图分类号
TP3 [计算技术、计算机技术];
学科分类号
0812 ;
摘要
The Dadda algorithm is a parallel structured multiplier, which is quite faster as compared to array multipliers, i.e., Booth, Braun, Baugh-Wooley, etc. However, it consumes more power and needs a larger number of gates for hardware implementation. In this paper, a modified-Dadda algorithm-based multiplier is designed using a proposed half-adder-based carry-select adder with a binary to excess-1 converter and an improved ripple-carry adder (RCA). The proposed design is simulated in different technologies, i.e., Taiwan Semiconductor Manufacturing Company (TSMC) 50nm, 90nm, and 120nm, and on different GHz frequencies, i.e., 0.5, 1, 2, and 3.33GHz. Specifically, the 4-bit circuit of the proposed design in TSMC's 50nm technology consumes 25uW of power at 3.33GHz with 76ps of delay. The simulation results reveal that the design is faster, more power-energy-efficient, and requires a smaller number of transistors for implementation as compared to some closely related works. The proposed design can be a promising candidate for low-power and low-cost digital controllers. In the end, the design has been compared with recent relevant works in the literature.
引用
收藏
页数:17
相关论文
共 50 条
  • [41] An asynchronous dual-rail multiplier based on energy-efficient STFB templates
    Chang, Kok-Leong
    Gwee, Bah-Hwee
    Zheng, Yuanjin
    2007 IEEE INTERNATIONAL SYMPOSIUM ON CIRCUITS AND SYSTEMS, VOLS 1-11, 2007, : 3267 - +
  • [42] An Energy-Efficient Multiplier With Fully Overlapped Partial Products Reduction and Final Addition
    Yan, Wen
    Ercegovac, Milos D.
    Chen, He
    IEEE TRANSACTIONS ON CIRCUITS AND SYSTEMS I-REGULAR PAPERS, 2016, 63 (11) : 1954 - 1963
  • [43] Comparison and design of energy-efficient approximate multiplier schemes for image processing by CNTFET
    Tavakkoli, Elmira
    Shokri, Shayan
    Aminian, Mahdi
    INTERNATIONAL JOURNAL OF ELECTRONICS, 2024, 111 (05) : 813 - 834
  • [44] Implementation of energy-efficient approximate multiplier with guaranteed worst case relative error
    Loukrakpam, Merin
    Choudhury, Madhuchhanda
    MICROELECTRONICS JOURNAL, 2019, 88 : 1 - 8
  • [45] Energy-efficient and area-efficient switching scheme for SAR ADCs
    Liu Dongsheng
    Lei Weila
    Liu Yin
    Li Lun
    PROCEEDINGS OF 2015 IEEE 11TH INTERNATIONAL CONFERENCE ON ASIC (ASICON), 2015,
  • [46] Design of Energy-Efficient Video Sharing Servers with Delay Constraints
    Yuan, Hang
    Kuo, C-C Jay
    Ahmad, Ishfaq
    PROCEEDINGS OF THE 2012 IEEE 18TH INTERNATIONAL CONFERENCE ON PARALLEL AND DISTRIBUTED SYSTEMS (ICPADS 2012), 2012, : 644 - 651
  • [47] Energy-Efficient and Area-Efficient Switching Schemes for SAR ADCs
    Akbari, Meysam
    Nazari, Masoud
    Hashemipour, Omid
    Lee, Kye-Shin
    2019 IEEE 62ND INTERNATIONAL MIDWEST SYMPOSIUM ON CIRCUITS AND SYSTEMS (MWSCAS), 2019, : 97 - 100
  • [48] Energy-Efficient Sparse Routing Protocol for Delay Tolerant Networks
    Hastings, Max
    Yang, Shuhui
    2017 INTERNATIONAL CONFERENCE ON COMPUTING, NETWORKING AND COMMUNICATIONS (ICNC), 2016, : 803 - 807
  • [49] An Energy-Efficient Opportunistic Routing Protocol in Delay Tolerant Networks
    Kang, Min Wook
    Chung, Yun Won
    2016 INTERNATIONAL CONFERENCE ON INFORMATION AND COMMUNICATION TECHNOLOGY CONVERGENCE (ICTC 2016): TOWARDS SMARTER HYPER-CONNECTED WORLD, 2016, : 655 - 659
  • [50] Research on energy-efficient contact probing in Delay Tolerant Networks
    Zhou, Huan
    Ren, Dong
    Xu, Shou-Zhi
    Jiang, Ting-Yao
    Huang, Zhi-Yong
    Dianzi Yu Xinxi Xuebao/Journal of Electronics and Information Technology, 2015, 37 (06): : 1285 - 1290