Area, Delay, and Energy-Efficient Full Dadda Multiplier

被引:0
|
作者
Munawar, Muteen [1 ]
Shabbir, Zain [1 ]
Akram, Muhammad [1 ]
机构
[1] Univ Engn & Technol, Dept Elect Elect & Telecommun Engn, Lahore, Pakistan
关键词
Multiplier; low power; ripple-carry adder; Dadda algorithm; full adder; LOW-POWER; DESIGN;
D O I
10.1142/S0218126623502584
中图分类号
TP3 [计算技术、计算机技术];
学科分类号
0812 ;
摘要
The Dadda algorithm is a parallel structured multiplier, which is quite faster as compared to array multipliers, i.e., Booth, Braun, Baugh-Wooley, etc. However, it consumes more power and needs a larger number of gates for hardware implementation. In this paper, a modified-Dadda algorithm-based multiplier is designed using a proposed half-adder-based carry-select adder with a binary to excess-1 converter and an improved ripple-carry adder (RCA). The proposed design is simulated in different technologies, i.e., Taiwan Semiconductor Manufacturing Company (TSMC) 50nm, 90nm, and 120nm, and on different GHz frequencies, i.e., 0.5, 1, 2, and 3.33GHz. Specifically, the 4-bit circuit of the proposed design in TSMC's 50nm technology consumes 25uW of power at 3.33GHz with 76ps of delay. The simulation results reveal that the design is faster, more power-energy-efficient, and requires a smaller number of transistors for implementation as compared to some closely related works. The proposed design can be a promising candidate for low-power and low-cost digital controllers. In the end, the design has been compared with recent relevant works in the literature.
引用
收藏
页数:17
相关论文
共 50 条
  • [31] Design Exploration of Energy-Efficient Accuracy-Configurable Dadda Multipliers With Improved Lifetime Based on Voltage Overscaling
    Afzali-Kusha, Hassan
    Vaeztourshizi, Marzieh
    Kamal, Mehdi
    Pedram, Massoud
    IEEE TRANSACTIONS ON VERY LARGE SCALE INTEGRATION (VLSI) SYSTEMS, 2020, 28 (05) : 1207 - 1220
  • [32] Design of Area and Delay Efficient Vedic Multiplier Using Carry Select Adder
    Gokhale, G. R.
    Gokhale, S. R.
    2015 IEEE INTERNATIONAL CONFERENCE ON INFORMATION PROCESSING (ICIP), 2015, : 295 - 300
  • [33] ACM: An Energy-Efficient Accuracy Configurable Multiplier for Error-Resilient Applications
    Garg, Bharat
    Sharma, G. K.
    JOURNAL OF ELECTRONIC TESTING-THEORY AND APPLICATIONS, 2017, 33 (04): : 479 - 489
  • [34] Energy-efficient Transmission in Wireless Body Area Networks
    Lin, Chih-Shin
    Chuang, Po-Jen
    IEEE INTERNATIONAL SYMPOSIUM ON INTELLIGENT SIGNAL PROCESSING AND COMMUNICATIONS SYSTEMS (ISPACS 2012), 2012,
  • [35] ACM: An Energy-Efficient Accuracy Configurable Multiplier for Error-Resilient Applications
    Bharat Garg
    G. K. Sharma
    Journal of Electronic Testing, 2017, 33 : 479 - 489
  • [36] Designing of Energy-Efficient Approximate Multiplier Circuit for Processing Unit of IoT Devices
    Choudhary P.
    Bhargava L.
    Suhag A.K.
    SN Computer Science, 4 (5)
  • [37] Energy-efficient MAC in Wireless Body Area Networks
    Yuan, Jingjing
    Li, Changle
    Zhu, Wu
    PROCEEDINGS OF THE 2013 INTERNATIONAL CONFERENCE ON INFORMATION SCIENCE AND TECHNOLOGY APPLICATIONS (ICISTA-2013), 2013, 58 : 21 - 24
  • [38] An Energy-Efficient Binary-Interfaced Stochastic Multiplier Using Parallel Datapaths
    Zhang, Yongqiang
    Liu, Siting
    Han, Jie
    Lin, Zhendong
    Wang, Shaowei
    Cheng, Xin
    Xie, Guangjun
    IEEE TRANSACTIONS ON VERY LARGE SCALE INTEGRATION (VLSI) SYSTEMS, 2023, 31 (09) : 1439 - 1443
  • [39] Energy-Efficient Sampling Schedules for Body Area Networks
    Goudar, Vishwa
    Potkonjak, Miodrag
    2012 IEEE SENSORS PROCEEDINGS, 2012, : 1525 - 1528
  • [40] Energy-efficient Area Coverage by Sensors with Adjustable Ranges
    Zalyubovskiy, Vyacheslav
    Erzin, Adil
    Astrakov, Sergey
    Choo, Hyunseung
    SENSORS, 2009, 9 (04) : 2446 - 2460