An Energy-Efficient Multiplier With Fully Overlapped Partial Products Reduction and Final Addition

被引:10
|
作者
Yan, Wen [1 ]
Ercegovac, Milos D. [2 ]
Chen, He [1 ]
机构
[1] Beijing Inst Technol, Sch Elect & Informat Engn, Beijing 100081, Peoples R China
[2] Univ Calif Los Angeles, Dept Comp Sci, Los Angeles, CA 90095 USA
关键词
Energy efficient; left-to-right multiplication; linear array reduction; reduced size; truncated multiplier; TRUNCATED MULTIPLIERS; DESIGN; ADDER;
D O I
10.1109/TCSI.2016.2600159
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
An energy-efficient fast array multiplier is proposed and designed. The multiplier operates in a left-to-right mode enabling a full overlap between reduction of partial products in carry-save form and the final addition producing the product. The design is based on the left-to-right carry-free (LRCF) multiplier. It differs from the LRCF multiplier in a much smaller on-the-fly conversion circuit of O(n) size and the use of radix-4 full adders in the conversion. The new converter produces the most-significant half of the product during the reduction process. It eliminates the most-significant part of the final adder. The least-significant half of the product is obtained with a carry-ripple adder during the reduction. Thus conversion of the carry-save form of accumulated partial products to the conventional product does not add any delay to the total time of the multiplier. Several right-to-left, left-to-right multipliers and tree multipliers are designed for 16, 24, 32, and 56 bits, and radices 2 and 4, synthesized in 90 nm technology and compared, demonstrating the advantages and disadvantages of the proposed design with respect to area, delay, power, and energy. We considered both truncated and full-precision multipliers. The proposed multiplier has lower delay, area, power, and energy than other considered types of array multipliers. Its advantages grow with the increase in precision. As expected, it is slower than a tree multiplier but it has smaller area, power, and energy.
引用
收藏
页码:1954 / 1963
页数:10
相关论文
共 50 条
  • [1] Multiplier energy reduction through bypassing of partial products
    Ohban, J
    Moshnyaga, VG
    Inoue, K
    APCCAS 2002: ASIA-PACIFIC CONFERENCE ON CIRCUITS AND SYSTEMS, VOL 2, PROCEEDINGS, 2002, : 13 - 17
  • [2] A cell-driven multiplier generator with delay optimization of partial products compression and an efficient partition technique for the final addition
    Juang, TB
    Hsiao, SF
    Tsai, MY
    Jan, JS
    IEICE TRANSACTIONS ON INFORMATION AND SYSTEMS, 2005, E88D (07): : 1464 - 1471
  • [3] Energy-Efficient Ternary Multiplier
    Agrawal, Rishi
    Abhijith, Narayanabhatla Savyasachi
    Kumar, Uppugunduru Anil
    Veeramachaneni, Sreehari
    Ahmed, Syed Ershad
    2024 IEEE 6TH INTERNATIONAL CONFERENCE ON AI CIRCUITS AND SYSTEMS, AICAS 2024, 2024, : 382 - 387
  • [4] Area, Delay, and Energy-Efficient Full Dadda Multiplier
    Munawar, Muteen
    Shabbir, Zain
    Akram, Muhammad
    JOURNAL OF CIRCUITS SYSTEMS AND COMPUTERS, 2023, 32 (15)
  • [5] An Energy-Efficient FPGA-based Matrix Multiplier
    Tan, Yiyu
    Imamura, Toshiyuki
    2017 24TH IEEE INTERNATIONAL CONFERENCE ON ELECTRONICS, CIRCUITS AND SYSTEMS (ICECS), 2017, : 514 - 517
  • [6] An Improved Logarithmic Multiplier for Energy-Efficient Neural Computing
    Ansari, Mohammad Saeed
    Cockburn, Bruce F.
    Han, Jie
    IEEE TRANSACTIONS ON COMPUTERS, 2021, 70 (04) : 614 - 625
  • [7] WHO ADOPTS ENERGY-EFFICIENT PRODUCTS
    CALDWELL, A
    SEARCH, 1995, 26 (03): : 67 - 67
  • [8] CFPU: Configurable Floating Point Multiplier for Energy-Efficient Computing
    Imani, Mohsen
    Peroni, Daniel
    Rosing, Tajana
    PROCEEDINGS OF THE 2017 54TH ACM/EDAC/IEEE DESIGN AUTOMATION CONFERENCE (DAC), 2017,
  • [9] Energy-Efficient High-Speed CMOS Pipelined Multiplier
    Aguirre-Hernandez, Mariano
    Linares-Aranda, Monico
    2008 5TH INTERNATIONAL CONFERENCE ON ELECTRICAL ENGINEERING, COMPUTING SCIENCE AND AUTOMATIC CONTROL (CCE 2008), 2008, : 319 - 323
  • [10] VLSI Implementation of High Speed Energy-Efficient Truncated Multiplier
    Vijeyakumar, K. N.
    Elango, S.
    Kalaiselvi, S.
    JOURNAL OF CIRCUITS SYSTEMS AND COMPUTERS, 2018, 27 (05)