共 50 条
- [22] LORAx: A High-speed Energy-efficient Lower-Order Rounding-based Approximate Multiplier [J]. NATIONAL ACADEMY SCIENCE LETTERS-INDIA, 2021, 44 (06): : 533 - 539
- [23] A High-Performance and Energy-Efficient Ternary Multiplier Using CNTFETs [J]. Arabian Journal for Science and Engineering, 2023, 48 : 14365 - 14379
- [24] Physical Design Aware Comparison of Flip-Flops for High-Speed Energy-Efficient VLSI Circuits [J]. INTEGRATED CIRCUIT AND SYSTEM DESIGN: POWER AND TIMING MODELING, OPTIMIZATION AND SIMULATION, 2011, 6448 : 62 - +
- [25] VLSI Implementation of Reduced Complexity Wallace Multiplier Using Energy Efficient CMOS Full Adder [J]. 2013 IEEE INTERNATIONAL CONFERENCE ON COMPUTATIONAL INTELLIGENCE AND COMPUTING RESEARCH (ICCIC), 2013, : 120 - 123
- [28] High Speed VCSELs for Energy-Efficient Data Transmission [J]. 2012 23RD IEEE INTERNATIONAL SEMICONDUCTOR LASER CONFERENCE (ISLC), 2012, : 151 - +
- [29] Area and Energy-Efficient 4-2 Compressor Design for Tree Multiplier Implementation [J]. Proceedings of the National Academy of Sciences, India Section A: Physical Sciences, 2020, 90 : 337 - 344