VLSI Implementation of High Speed Energy-Efficient Truncated Multiplier

被引:9
|
作者
Vijeyakumar, K. N. [1 ]
Elango, S. [2 ]
Kalaiselvi, S. [1 ]
机构
[1] Dr Mahalingam Coll Engn & Technol, Dept Elect & Commun Engn, Coimbatore 642003, Tamil Nadu, India
[2] Bannari Amman Inst Technol, Dept Elect & Commun Engn, Coimbatore, Tamil Nadu, India
关键词
Absolute error; tree reduction; truncated multiplier; constant correction; vertical and crosswise; compensation function; SIGNAL-PROCESSING APPLICATIONS; FIXED-WIDTH MULTIPLIERS; IMAGE ENCRYPTION; DESIGN;
D O I
10.1142/S0218126618500779
中图分类号
TP3 [计算技术、计算机技术];
学科分类号
0812 ;
摘要
In this brief, we present the design and evaluation of a high speed and energy-efficient truncated multiplier for unsigned multiplication, such that the average absolute error due to truncation and rounding is kept minimal. The proposed algorithm eliminates a few least significant Partial Product (PP) bits and adds correction bias at appropriate PP bit positions to minimize the total error. From the literatures reviewed, it is clear that there is scope for reducing delay in multiplication using sutras of ancient vedic mathematics. This work uses a simple "crosswise and vertical sutra" of Vedic mathematics to generate PP bits. The proposed methodology groups the input into n/2 bits, eliminates least subgroup multiplication (A(n/2)-LSB x B-n/2-LSB) and deletes few least significant bits in other subgroup multiplications to reduce area and power dissipation. In addition, correction biase are added at appropriate bit positions to reduce the overall absolute error due to the elimination of few PP bits and rounding of final product. Experimental evaluation of the proposed truncated design is carried out through structural level VHDL modeling and simulations using Synopsys design compiler. Performance analysis revealed Chip-Area Ratio (CAR%) to be 33.81% and Power-Delay Product (PDP) of 14.84 pJ of proposed truncated design for an 8 x 8 multiplication.
引用
收藏
页数:15
相关论文
共 50 条
  • [21] A High-Performance and Energy-Efficient Ternary Multiplier Using CNTFETs
    Abbasian, Erfan
    Sofimowloodi, Sobhan
    [J]. ARABIAN JOURNAL FOR SCIENCE AND ENGINEERING, 2023, 48 (11) : 14365 - 14379
  • [22] LORAx: A High-speed Energy-efficient Lower-Order Rounding-based Approximate Multiplier
    Satti, Piyush
    Agrawal, Pratibha
    Garg, Bharat
    [J]. NATIONAL ACADEMY SCIENCE LETTERS-INDIA, 2021, 44 (06): : 533 - 539
  • [23] A High-Performance and Energy-Efficient Ternary Multiplier Using CNTFETs
    Erfan Abbasian
    Sobhan Sofimowloodi
    [J]. Arabian Journal for Science and Engineering, 2023, 48 : 14365 - 14379
  • [24] Physical Design Aware Comparison of Flip-Flops for High-Speed Energy-Efficient VLSI Circuits
    Alioto, Massimo
    Consoli, Elio
    Palumbo, Gaetano
    [J]. INTEGRATED CIRCUIT AND SYSTEM DESIGN: POWER AND TIMING MODELING, OPTIMIZATION AND SIMULATION, 2011, 6448 : 62 - +
  • [25] VLSI Implementation of Reduced Complexity Wallace Multiplier Using Energy Efficient CMOS Full Adder
    Khan, Shahebaj
    Kakde, Sandeep
    Suryawanshi, Yogesh
    [J]. 2013 IEEE INTERNATIONAL CONFERENCE ON COMPUTATIONAL INTELLIGENCE AND COMPUTING RESEARCH (ICCIC), 2013, : 120 - 123
  • [26] High-Speed and Energy-Efficient Sense Amplifier
    Upadhyaya, Yogendra Kumar
    Hasan, Mohd
    [J]. JOURNAL OF CIRCUITS SYSTEMS AND COMPUTERS, 2023, 32 (06)
  • [27] Energy-Efficient Design Methodologies: High-Performance VLSI Adders
    Zeydel, Bart R.
    Baran, Dursun
    Oklobdzija, Vojin G.
    [J]. IEEE JOURNAL OF SOLID-STATE CIRCUITS, 2010, 45 (06) : 1220 - 1233
  • [28] High Speed VCSELs for Energy-Efficient Data Transmission
    Ledentsov, N. N.
    Lott, J. A.
    Wolf, P.
    Moser, P.
    Kropp, J. R.
    Bimberg, D.
    [J]. 2012 23RD IEEE INTERNATIONAL SEMICONDUCTOR LASER CONFERENCE (ISLC), 2012, : 151 - +
  • [29] Area and Energy-Efficient 4-2 Compressor Design for Tree Multiplier Implementation
    Shoba Mohan
    Nakkeeran Rangaswamy
    [J]. Proceedings of the National Academy of Sciences, India Section A: Physical Sciences, 2020, 90 : 337 - 344
  • [30] Area and Energy-Efficient 4-2 Compressor Design for Tree Multiplier Implementation
    Mohan, Shoba
    Rangaswamy, Nakkeeran
    [J]. PROCEEDINGS OF THE NATIONAL ACADEMY OF SCIENCES INDIA SECTION A-PHYSICAL SCIENCES, 2020, 90 (02) : 337 - 344