共 50 条
- [1] A high resolution highly linear low spur fractional time-to-digital converter (FTDC) for ADPLL IEICE ELECTRONICS EXPRESS, 2011, 8 (06): : 311 - 317
- [2] A Digital to Time Converter with Fully Digital Calibration Scheme for Ultra-Low Power ADPLL in 40 nm CMOS 2015 IEEE INTERNATIONAL SYMPOSIUM ON CIRCUITS AND SYSTEMS (ISCAS), 2015, : 2289 - 2292
- [4] High resolution digital-to-time converter for low jitter digital PLLs 2014 21ST IEEE INTERNATIONAL CONFERENCE ON ELECTRONICS, CIRCUITS AND SYSTEMS (ICECS), 2014, : 25 - 28
- [5] High Resolution High Power Low Frequency Digital-to-analog Converter MECHATRONIC SYSTEMS AND MATERIALS: MECHATRONIC SYSTEMS AND ROBOTICS, 2010, 164 : 133 - 138
- [6] Quantization Noise Improvement of Time to Digital Converter (TDC) for ADPLL ISCAS: 2009 IEEE INTERNATIONAL SYMPOSIUM ON CIRCUITS AND SYSTEMS, VOLS 1-5, 2009, : 1020 - 1023
- [7] A high speed low power analog to digital converter for biomedical application 2008 CANADIAN CONFERENCE ON ELECTRICAL AND COMPUTER ENGINEERING, VOLS 1-4, 2008, : 1211 - 1214
- [8] A low power high accuracy CMOS time-to-digital converter ISCAS '97 - PROCEEDINGS OF 1997 IEEE INTERNATIONAL SYMPOSIUM ON CIRCUITS AND SYSTEMS, VOLS I - IV: CIRCUITS AND SYSTEMS IN THE INFORMATION AGE, 1997, : 281 - 284
- [9] Variation tolerant high resolution and low latency time-to-digital converter ESSCIRC 2007: PROCEEDINGS OF THE 33RD EUROPEAN SOLID-STATE CIRCUITS CONFERENCE, 2007, : 194 - +
- [10] Design and Implementation of a Low Power Time-to-Digital Converter for Pixel Application 2022 IRANIAN INTERNATIONAL CONFERENCE ON MICROELECTRONICS, IICM, 2022, : 94 - 97