An 11-bit and 39 ps resolution time-to-digital converter for ADPLL in digital television

被引:3
|
作者
Liu, Wei [1 ,2 ]
Li, Wei [3 ]
Ren, P. [3 ]
Lin, C. L. [3 ]
Zhang, Shengdong [1 ]
Wang, Yangyuan [2 ]
机构
[1] Peking Univ, Shenzhen Grad Sch, Shenzhen 518055, Peoples R China
[2] Peking Univ, Inst Microelect, Beijing 100871, Peoples R China
[3] Semicond Mfg Int Corp, Shanghai, Peoples R China
关键词
all-digital phase-locked loop (ADPLL); digital television (TV); free-running ring oscillator (FRO); frequency synthesiser; time-to-digital converter (TDC); FREQUENCY; CMOS;
D O I
10.1080/00207210903325237
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
We propose and demonstrate an 11-bit time-to-digital converter (TDC) for all-digital phase-locked loops (ADPLLs) in digital television. The proposed TDC converts the width of the input pulse into digital output with the tap space of the outputs of a free-running ring oscillator (FRO) being the conversion resolution. The FRO is in a structure of coiled cell array and the TDC core is symmetrical in the input structure. This leads to equally spaced taps in the reference clocks and thereby a high TDC conversion linearity. The TDC is fabricated in 0.13 mm CMOS process and the chip area is 0.025 mm(2). The measurement results show that the TDC has a conversion resolution of 39 ps at 1.2 V power supply and a 4.5 ns dead time in the 11-bits output case. Both the differential non-linearity (DNL) and integral non-linearity (INL) are below 0.5 LSB. The power consumption of the whole circuit is 4.2 mW.
引用
收藏
页码:381 / 388
页数:8
相关论文
共 50 条
  • [1] A 9 Bit, 3.6 ps Resolution Pipeline Time-to-Digital Converter
    Goodarzi, Farshad
    Toofan, Siroos
    [J]. JOURNAL OF CIRCUITS SYSTEMS AND COMPUTERS, 2020, 29 (08)
  • [2] A BiCMOS time-to-digital converter with 30 ps resolution
    Räisänen-Ruotsalainen, E
    Rahkonen, T
    Kostamovaara, J
    [J]. ISCAS '99: PROCEEDINGS OF THE 1999 IEEE INTERNATIONAL SYMPOSIUM ON CIRCUITS AND SYSTEMS, VOL 1: VLSI, 1999, : 278 - 281
  • [3] An 11-bit high-resolution and adjustable-range CMOS time-to-digital converter for space science instruments
    Karadamoglou, K
    Paschalidis, NP
    Sarris, E
    Stamatopoulos, N
    Kottaras, G
    Paschalidis, VS
    [J]. IEEE JOURNAL OF SOLID-STATE CIRCUITS, 2004, 39 (01) : 214 - 222
  • [4] A 4-bit 2ps Resolution Time-to-Digital Converter Utilizing Multi-Path Delay Line for ADPLL
    Hassan, Omar H.
    Rashed, Kareem R.
    Hussien, Faisal A.
    Aboudina, Mohamed M.
    [J]. 31ST INTERNATIONAL CONFERENCE ON MICROELECTRONICS (IEEE ICM 2019), 2019, : 210 - 213
  • [5] A 11-bit Integrating Analog to Digital Converter
    Renukaswamy, Pratap Tumkur
    Shetty, Darshan
    [J]. 2016 24TH AUSTRIAN AUSTROCHIP WORKSHOP ON MICROELECTRONICS (AUSTROCHIP 2016), 2016, : 19 - 23
  • [6] Monolithic time-to-digital converter with 20ps resolution
    Tisa, S
    Lotito, A
    Giudice, A
    Zappa, F
    [J]. ESSCIRC 2003: PROCEEDINGS OF THE 29TH EUROPEAN SOLID-STATE CIRCUITS CONFERENCE, 2003, : 465 - 468
  • [7] The Design of a 0.15 ps High Resolution Time-to-Digital Converter
    Lee, Jongsuk
    Moon, Yong
    [J]. JOURNAL OF SEMICONDUCTOR TECHNOLOGY AND SCIENCE, 2015, 15 (03) : 334 - 341
  • [8] 25 PS RESOLUTION, 12-BIT, 64 CHANNEL FASTBUS TIME-TO-DIGITAL CONVERTER
    SOBCZYNSKI, CW
    HAYNES, BW
    SKUBIC, MJ
    THIELMAN, HL
    [J]. IEEE TRANSACTIONS ON NUCLEAR SCIENCE, 1989, 36 (01) : 426 - 430
  • [9] TIME-TO-DIGITAL CONVERTER WITH DIRECT CODING AND 100PS RESOLUTION
    KALISZ, J
    SZPLET, R
    [J]. ELECTRONICS LETTERS, 1995, 31 (19) : 1658 - 1659
  • [10] A 100-750 MS/s 11-Bit Time-to-Digital Converter With Cyclic-Coupled Ring Oscillator
    Jarvinen, Okko
    Unnikrishnan, Vishnu
    Siddiqui, Waqas
    Korhonen, Teuvo
    Koli, Kimmo
    Stadius, Kari
    Kosunen, Marko
    Ryynanen, Jussi
    [J]. IEEE ACCESS, 2021, 9 : 48147 - 48156