A Design for Testability of Open Defects at Interconnects in 3D Stacked ICs

被引:0
|
作者
Ashikin, Fara [1 ,4 ]
Hashizume, Masaki [2 ]
Yotsuyanagi, Hiroyuki [3 ]
Lu, Shyue-Kung [5 ]
Roth, Zvi [6 ]
机构
[1] Tokushima Univ, Grad Sch Adv Technol & Sci, Tokushima 7708506, Japan
[2] Tokushima Univ, Tokushima 7708506, Japan
[3] Tokushima Univ, Grad Sch Sci & Technol, Dept Elect & Elect Engn, Tokushima 7708506, Japan
[4] Univ Tekn Malaysia Melaka, Fac Engn Technol, Durian Tunggal 76100, Malaysia
[5] Natl Taiwan Univ Sci & Technol, Dept Elect Engn, Taipei 1050011, Taiwan
[6] Florida Atlantic Univ, Dept Comp & Elect Engn & Comp Sci, Boca Raton, FL 33431 USA
来源
关键词
3D stacked IC; open defects; design-for-testability; through-silicon via; electrical interconnect test;
D O I
10.1587/transinf.2018EDP7093
中图分类号
TP [自动化技术、计算机技术];
学科分类号
0812 ;
摘要
A design-for-testability method and an electrical interconnect test method are proposed to detect open defects occurring at interconnects among dies and input/output pins in 3D stacked ICs. As part of the design method, an nMOS and a diode are added to each input interconnect. The test method is based on measuring the quiescent current that is made to flow through an interconnect to be tested. The testability is examined both by SPICE simulation and by experimentation. The test method enabled the detection of open defects occurring at the newly designed interconnects of dies at experiments test speed of 1MHz. The simulation results reveal that an open defect generating additional delay of 279psec is detectable by the test method at a test speed of 200MHz beside of open defects that generate no logical errors.
引用
收藏
页码:2053 / 2063
页数:11
相关论文
共 50 条
  • [41] Design of Networks on Chips for 3D ICs
    Murali, Srinivasan
    Benini, Luca
    De Micheli, Giovanni
    2010 15TH ASIA AND SOUTH PACIFIC DESIGN AUTOMATION CONFERENCE (ASP-DAC 2010), 2010, : 164 - +
  • [42] Thermal Sensor Design for 3D ICs
    Kashfi, Fatemeh
    Draper, Jeff
    2012 IEEE 55TH INTERNATIONAL MIDWEST SYMPOSIUM ON CIRCUITS AND SYSTEMS (MWSCAS), 2012, : 482 - 485
  • [43] Thermal sensor design for 3D ICs
    Kashfi, Fatemeh
    Draper, Jeff
    Midwest Symposium on Circuits and Systems, 2012, : 482 - 485
  • [44] A new die-level flexible design-for-test architecture for 3D stacked ICs
    Zhang, Qingping
    Zhan, Wenfa
    Wen, Xiaoqing
    INTEGRATION-THE VLSI JOURNAL, 2024, 97
  • [45] Evaluating the Scalability and Performance of 3D Stacked Reconfigurable Nanophotonic Interconnects
    Morris, Randy
    Kodi, Avinash
    Louri, Ahmed
    2013 ACM/IEEE INTERNATIONAL WORKSHOP ON SYSTEM LEVEL INTERCONNECT PREDICTION (SLIP), 2013,
  • [46] Impact of On-Chip Interconnects on Vertical Signal Propagation in 3D ICs
    Niioka, Nanako
    Watanabe, Masayuki
    Karel, Rosely
    Kobayashi, Tetsuya
    Imai, Masashi
    Fukase, Masa-aki
    Kurokawa, Atsushi
    2014 IEEE ASIA PACIFIC CONFERENCE ON CIRCUITS AND SYSTEMS (APCCAS), 2014, : 607 - 610
  • [47] Simulation Based Feasibility Study of Wireless RF Interconnects for 3D ICs
    More, Ankit
    Taskin, Baris
    IEEE ANNUAL SYMPOSIUM ON VLSI (ISVLSI 2010), 2010, : 228 - 231
  • [48] Resistive Open Defects Detected by Interconnect Testing Based on Charge Volume Injected to 3D ICs
    Ohtani, Kouhei
    Osato, Naho
    Hashizume, Masaki
    Yotsuyanagi, Hiroyuki
    Lu, Shyue-Kung
    2017 IEEE CPMT SYMPOSIUM JAPAN (ICSJ), 2017, : 231 - 234
  • [49] A Built-in Defective Level Monitor of Resistive Open Defects in 3D ICs with Logic Gates
    Hashizume, Masaki
    Odoriba, Akihiro
    Yotsuyanagi, Hiroyuki
    Lu, Shyue-Kung
    2016 IEEE CPMT SYMPOSIUM JAPAN (ICSJ), 2016, : 99 - 102
  • [50] Trend from ICs to 3D ICs to 3D Systems
    Tummala, Rao R.
    Sundaram, Venky
    Chatterjee, Ritwik
    Raj, P. Markondeya
    Kumbhat, Nitesh
    Sukumaran, Vijay
    Sridharan, Vivek
    Choudury, Abhishek
    Chen, Qiao
    Bandyopadhyay, Tapobrata
    PROCEEDINGS OF THE IEEE 2009 CUSTOM INTEGRATED CIRCUITS CONFERENCE, 2009, : 439 - 444