A Design for Testability of Open Defects at Interconnects in 3D Stacked ICs

被引:0
|
作者
Ashikin, Fara [1 ,4 ]
Hashizume, Masaki [2 ]
Yotsuyanagi, Hiroyuki [3 ]
Lu, Shyue-Kung [5 ]
Roth, Zvi [6 ]
机构
[1] Tokushima Univ, Grad Sch Adv Technol & Sci, Tokushima 7708506, Japan
[2] Tokushima Univ, Tokushima 7708506, Japan
[3] Tokushima Univ, Grad Sch Sci & Technol, Dept Elect & Elect Engn, Tokushima 7708506, Japan
[4] Univ Tekn Malaysia Melaka, Fac Engn Technol, Durian Tunggal 76100, Malaysia
[5] Natl Taiwan Univ Sci & Technol, Dept Elect Engn, Taipei 1050011, Taiwan
[6] Florida Atlantic Univ, Dept Comp & Elect Engn & Comp Sci, Boca Raton, FL 33431 USA
来源
关键词
3D stacked IC; open defects; design-for-testability; through-silicon via; electrical interconnect test;
D O I
10.1587/transinf.2018EDP7093
中图分类号
TP [自动化技术、计算机技术];
学科分类号
0812 ;
摘要
A design-for-testability method and an electrical interconnect test method are proposed to detect open defects occurring at interconnects among dies and input/output pins in 3D stacked ICs. As part of the design method, an nMOS and a diode are added to each input interconnect. The test method is based on measuring the quiescent current that is made to flow through an interconnect to be tested. The testability is examined both by SPICE simulation and by experimentation. The test method enabled the detection of open defects occurring at the newly designed interconnects of dies at experiments test speed of 1MHz. The simulation results reveal that an open defect generating additional delay of 279psec is detectable by the test method at a test speed of 200MHz beside of open defects that generate no logical errors.
引用
收藏
页码:2053 / 2063
页数:11
相关论文
共 50 条
  • [21] Thermal Characterization of TSV based 3D Stacked ICs
    Swarup, Sahana
    Tan, Sheldon X. -D.
    Liu, Zao
    2012 IEEE 21ST CONFERENCE ON ELECTRICAL PERFORMANCE OF ELECTRONIC PACKAGING AND SYSTEMS, 2012, : 335 - 338
  • [22] Power Constraints Test Scheduling of 3D Stacked ICs
    Roy, Surajit Kumar
    Sengupta, Joy Sankar
    Giri, Chandan
    Rahaman, Hafizur
    2013 8TH INTERNATIONAL DESIGN AND TEST SYMPOSIUM (IDT), 2013,
  • [23] 3D Power Distribution Network Co-design for Nanoscale Stacked Silicon ICs
    Shayan, Amirali
    Hu, Xiang
    Peng, He
    Popovich, Mikhail
    Zhang, Wanping
    Cheng, Chung-Kuan
    Chua-Eoan, Lew
    Chen, Xiaoming
    2008 IEEE-EPEP ELECTRICAL PERFORMANCE OF ELECTRONIC PACKAGING, 2008, : 9 - +
  • [24] Macro-3D: A Physical Design Methodology for Face-to-Face-Stacked Heterogeneous 3D ICs
    Bamberg, Lennart
    Garcia-Ortiz, Alberto
    Zhu, Lingjun
    Pentapati, Sai
    Shim, Da Eun
    Lim, Sung Kyu
    PROCEEDINGS OF THE 2020 DESIGN, AUTOMATION & TEST IN EUROPE CONFERENCE & EXHIBITION (DATE 2020), 2020, : 37 - 42
  • [25] Wireless Interconnects for Inter-tier Communication on 3D ICs
    More, Ankit
    Taskin, Baris
    40TH EUROPEAN MICROWAVE CONFERENCE, 2010, : 105 - 108
  • [26] Routing Optimization of Multi-modal Interconnects In 3D ICs
    Lee, Young-Joon
    Lim, Sung Kyu
    2009 IEEE 59TH ELECTRONIC COMPONENTS AND TECHNOLOGY CONFERENCE, VOLS 1-4, 2009, : 32 - 39
  • [27] Design for 3D Stacked Circuits
    Franzon, P.
    Davis, W.
    Rotenberg, E.
    Stevens, J.
    Lipa, S.
    Nigussie, T.
    Pan, H.
    Baker, L.
    Schabel, J.
    Dey, S.
    Li, W.
    2021 IEEE INTERNATIONAL ELECTRON DEVICES MEETING (IEDM), 2021,
  • [28] A Defective Level Monitor of Open Defects in 3D ICs with a Comparator of Offset Cancellation Type
    Kanda, Michiya
    Hashizume, Masaki
    Yotsuyanagi, Hiroyuki
    Lu, Shyue-Kung
    2017 IEEE INTERNATIONAL SYMPOSIUM ON DEFECT AND FAULT TOLERANCE IN VLSI AND NANOTECHNOLOGY SYSTEMS (DFT), 2017, : 98 - 101
  • [29] Physical design enablement of 3 dies stacked 3D-ICs
    Naeim, Mohamed
    Yang, Hanqi
    Chen, Pinhong
    Bao, Rong
    Dekeyser, Antione
    Sisto, Giuliano
    Brunion, Moritz
    Chen, Rongmei
    Van der Plas, Geert
    Beyne, Erik
    Milojevic, Dragomir
    2023 IEEE INTERNATIONAL 3D SYSTEMS INTEGRATION CONFERENCE, 3DIC, 2023,
  • [30] Whitespace Redistribution For Thermal Via Insertion In 3D Stacked ICs
    Wong, Eric
    Lim, Sung Kyu
    2007 IEEE INTERNATIONAL CONFERENCE ON COMPUTER DESIGN, VOLS, 1 AND 2, 2007, : 267 - 272