Design and optimization of MOS current mode logic for parameter variations

被引:6
|
作者
Hassan, H [1 ]
Anis, M [1 ]
Elmasry, M [1 ]
机构
[1] Univ Waterloo, VLSI Res Grp, Waterloo, ON N2L 3G1, Canada
关键词
MOS current mode logic; design; automation; optimization; low-power; parameter variation; technology scaling;
D O I
10.1016/j.vlsi.2004.07.014
中图分类号
TP3 [计算技术、计算机技术];
学科分类号
0812 ;
摘要
An automated optimization-based design strategy is proposed for MOS current mode logic (MCML) circuits to overcome the complexities of the design procedure. The proposed design methodology determines the values of the design variables that achieve minimum power dissipation while attaining the required performance. Furthermore, comprehensive analytical formulations of the design parameters associated with MCML circuits are presented to provide guidelines for MCML designers. The proposed design methodology has the advantages of speed, accuracy, and ability to include a large number of parameters in the design problem. Moreover, a formulation for the impact of parameter variations on MCML operation is presented. The proposed strategy is used to design two popular circuits in a 0.18 mum CMOS technology, namely; the ring oscillator and clock distribution network drivers with an average error from the required performance within 8%. The dependence of the circuit parameters on parameter variations is used with the design methodology to redesign the same circuits while considering parameter variations. Furthermore, the impact of parameter variations as technology scales down is investigated to highlight the importance of designing for variability in future CMOS technologies. (C) 2004 Elsevier B.V. All rights reserved.
引用
收藏
页码:417 / 437
页数:21
相关论文
共 50 条
  • [41] A Symmetric Mos Current-Mode Logic Universal Gate for High Speed Applications
    Abdulkarim, Osman Musa
    Shams, Maitham
    GLSVLSI'07: PROCEEDINGS OF THE 2007 ACM GREAT LAKES SYMPOSIUM ON VLSI, 2007, : 212 - 215
  • [42] Improved tri-state buffer in MOS current mode logic and its application
    Neeta Pandey
    Bharat Choudhary
    Analog Integrated Circuits and Signal Processing, 2015, 84 : 333 - 340
  • [43] Low-power tri-state buffer in MOS current mode logic
    Kirti Gupta
    Neeta Pandey
    Maneesha Gupta
    Analog Integrated Circuits and Signal Processing, 2013, 75 : 157 - 160
  • [44] Improved tri-state buffer in MOS current mode logic and its application
    Pandey, Neeta
    Choudhary, Bharat
    ANALOG INTEGRATED CIRCUITS AND SIGNAL PROCESSING, 2015, 84 (02) : 333 - 340
  • [45] Bulk-drain connected load for subthreshold MOS current-mode logic
    Cannillo, F.
    Toumazou, C.
    Lande, T. S.
    ELECTRONICS LETTERS, 2007, 43 (12) : 662 - 664
  • [46] Low-power tri-state buffer in MOS current mode logic
    Gupta, Kirti
    Pandey, Neeta
    Gupta, Maneesha
    ANALOG INTEGRATED CIRCUITS AND SIGNAL PROCESSING, 2013, 75 (01) : 157 - 160
  • [47] Design of reversible logic based full adder in current-mode logic circuits
    Devi, S. Sharmila
    Bhanumathi, V
    MICROPROCESSORS AND MICROSYSTEMS, 2020, 76
  • [48] PECULIARITIES OF LOGIC DESIGN OF COMBINATIONAL DEVICES EMPLOYING MULTILEVEL CURRENT-MODE LOGIC
    IVANOV, JP
    KUZMENKOV, AP
    SHAGURIN, II
    AVTOMATIKA I VYCHISLITELNAYA TEKHNIKA, 1982, (03): : 51 - 54
  • [49] Design and optimization of flash type analog to digital converter using augmented sleep transistors with current mode logic
    Jain P.
    Akashe S.
    Radioelectronics and Communications Systems, 2013, 56 (10) : 472 - 480
  • [50] MTCML: Analysis, design and optimization of an alternative shallow-depth multiple-tail current mode logic
    Ghaznavi-Ghoushchi, M. B.
    Ejtahed, S. A. H.
    MICROELECTRONICS JOURNAL, 2017, 67 : 57 - 70