Design and optimization of MOS current mode logic for parameter variations

被引:6
|
作者
Hassan, H [1 ]
Anis, M [1 ]
Elmasry, M [1 ]
机构
[1] Univ Waterloo, VLSI Res Grp, Waterloo, ON N2L 3G1, Canada
关键词
MOS current mode logic; design; automation; optimization; low-power; parameter variation; technology scaling;
D O I
10.1016/j.vlsi.2004.07.014
中图分类号
TP3 [计算技术、计算机技术];
学科分类号
0812 ;
摘要
An automated optimization-based design strategy is proposed for MOS current mode logic (MCML) circuits to overcome the complexities of the design procedure. The proposed design methodology determines the values of the design variables that achieve minimum power dissipation while attaining the required performance. Furthermore, comprehensive analytical formulations of the design parameters associated with MCML circuits are presented to provide guidelines for MCML designers. The proposed design methodology has the advantages of speed, accuracy, and ability to include a large number of parameters in the design problem. Moreover, a formulation for the impact of parameter variations on MCML operation is presented. The proposed strategy is used to design two popular circuits in a 0.18 mum CMOS technology, namely; the ring oscillator and clock distribution network drivers with an average error from the required performance within 8%. The dependence of the circuit parameters on parameter variations is used with the design methodology to redesign the same circuits while considering parameter variations. Furthermore, the impact of parameter variations as technology scales down is investigated to highlight the importance of designing for variability in future CMOS technologies. (C) 2004 Elsevier B.V. All rights reserved.
引用
收藏
页码:417 / 437
页数:21
相关论文
共 50 条
  • [31] Design of a Power-Performance-Area (PPA) Optimized MOS Current Mode Logic Pre-scaler
    Subhanil Maity
    Sanjay Kumar Jana
    Circuits, Systems, and Signal Processing, 2023, 42 : 5783 - 5798
  • [32] Analysis and design of current mode logic based on CNTFET
    Gelao, Gennaro
    Marani, Roberto
    Perri, Anna Gina
    AIMS MATERIALS SCIENCE, 2023, 10 (06) : 965 - 980
  • [33] Design and comparison of CMOS Current Mode Logic Latches
    Usama, M
    Kwasniewski, T
    2004 IEEE INTERNATIONAL SYMPOSIUM ON CIRCUITS AND SYSTEMS, VOL 4, PROCEEDINGS, 2004, : 353 - 356
  • [34] Current Controlled MOS Current Mode Logic with Auto-Detection of Threshold Voltage Fluctuation
    Na, Hyoungjun
    Endoh, Tetsuo
    IEICE TRANSACTIONS ON ELECTRONICS, 2012, E95C (04): : 617 - 626
  • [35] A mathematical programming approach to designing MOS current-mode logic circuits
    Khabiri, S
    Shams, M
    2005 IEEE INTERNATIONAL SYMPOSIUM ON CIRCUITS AND SYSTEMS (ISCAS), VOLS 1-6, CONFERENCE PROCEEDINGS, 2005, : 2425 - 2428
  • [36] An inductorless peaking technique applied to MOS current-mode logic gates
    Badel, S
    Leblebici, Y
    22ND NORCHIP CONFERENCE, PROCEEDINGS, 2004, : 36 - 39
  • [37] Semi-automated design of a MOS current-mode logic standard cell library from generic components
    Badel, SP
    Hatirnaz, I
    Leblebici, Y
    2005 PhD Research in Microelectronics and Electronics, Vols 1 and 2, Proceedings, 2005, : 355 - 358
  • [38] Design of high-performance power-aware asynchronous pipelined circuits in MOS current-mode logic
    Kwan, TW
    Shams, M
    11TH IEEE INTERNATIONAL SYMPOSIUM ON ASYNCHRONOUS CIRCUITS AND SYSTEMS, PROCEEDINGS, 2005, : 23 - 32
  • [39] Performance spread optimization of MOS VLSI circuit by statistical parameter design
    Chen, HM
    Samudra, GS
    Chan, DSH
    Ibrahim, Y
    ISIC-99: 8TH INTERNATIONAL SYMPOSIUM ON INTEGRATED CIRCUITS, DEVICES & SYSTEMS, PROCEEDINGS, 1999, : 64 - 67
  • [40] Adaptable MOS current mode logic for use in a multi-band RF prescaler
    Houlgate, MP
    Olszewski, DJ
    Abdelhalim, K
    MacEachern, L
    2004 IEEE INTERNATIONAL SYMPOSIUM ON CIRCUITS AND SYSTEMS, VOL 4, PROCEEDINGS, 2004, : 329 - 332