Design of high-performance power-aware asynchronous pipelined circuits in MOS current-mode logic

被引:0
|
作者
Kwan, TW [1 ]
Shams, M [1 ]
机构
[1] Carleton Univ, Dept Elect, Ottawa, ON K1S 5B6, Canada
关键词
D O I
暂无
中图分类号
TP3 [计算技术、计算机技术];
学科分类号
0812 ;
摘要
This paper introduces the implementation of multi-GHz power-aware asynchronous pipelined circuits in MOS Current-Mode Logic (MCML). The C-element and double-edge-triggered flip-flop are implemented in MCML and used in the so-called micropipeline circuits. An input data detector is proposed to place the inactive combinational logic to sleep mode in the asynchronous MCML pipelined circuit. The effects of different layout techniques on the performance and power dissipation of an MCML FIFO are also investigated. Based on post-layout simulation results in a standard 0.18 mu m CMOS technology, an asynchronous MCML four-stage FIFO demonstrates a throughput of 4 GHz while dissipating 3.7 mW. The MCML C-element dissipates up to four times less power compared to its conventional static CMOS counterpart at the same throughput of 1.9 GHz. The asynchronous MCML pipelined four-bit carry-look ahead adder with the power-saving mechanism reduces the power dissipation by 32% compared to the one without the power-saving mechanism at the same throughput. The power overhead of the input data detector is only 0.23 mW. The input data detector shuts off the stage power in 2 ns and restores the stage in 150 ps after the presence of the new input.
引用
收藏
页码:23 / 32
页数:10
相关论文
共 50 条
  • [1] Design of multi-GHZ asynchronous pipelined circuits in MOS current-mode logic
    Kwan, TW
    Shams, M
    18TH INTERNATIONAL CONFERENCE ON VLSI DESIGN, PROCEEDINGS: POWER AWARE DESIGN OF VLSI SYSTEMS, 2005, : 301 - 306
  • [2] A Methodology for the Design of MOS Current-Mode Logic Circuits
    Caruso, Giuseppe
    Macchiarella, Alessio
    IEICE TRANSACTIONS ON ELECTRONICS, 2010, E93C (02): : 172 - 181
  • [3] Design of asynchronous circuit primitives using MOS current-mode logic (MCML)
    Kwan, TW
    Shams, M
    16TH INTERNATIONAL CONFERENCE ON MICROELECTRONICS, PROCEEDINGS, 2004, : 170 - 173
  • [4] Multi-GHZ energy-efficient asynchronous pipelined circuits in MOS current mode logic
    Kwan, TW
    Shams, M
    2004 IEEE INTERNATIONAL SYMPOSIUM ON CIRCUITS AND SYSTEMS, VOL 2, PROCEEDINGS, 2004, : 645 - 648
  • [5] Performance Optimization of MOS Current-Mode Logic
    Sharroush, Sherif M.
    2016 INTERNATIONAL CONFERENCE ON ELECTRICAL, ELECTRONICS, AND OPTIMIZATION TECHNIQUES (ICEEOT), 2016, : 2915 - 2920
  • [6] Jitter Analysis of Nonautonomous MOS Current-Mode Logic Circuits
    Aleksic, Marko
    Nedovic, Nikola
    Current, K. Wayne
    Oklobdzija, Vojin G.
    IEEE TRANSACTIONS ON CIRCUITS AND SYSTEMS I-REGULAR PAPERS, 2008, 55 (10) : 3038 - 3049
  • [7] High-performance, power-aware computing
    1600, IEEE Computer Society
  • [8] A mathematical programming approach to designing MOS current-mode logic circuits
    Khabiri, S
    Shams, M
    2005 IEEE INTERNATIONAL SYMPOSIUM ON CIRCUITS AND SYSTEMS (ISCAS), VOLS 1-6, CONFERENCE PROCEEDINGS, 2005, : 2425 - 2428
  • [9] Design of high-speed power-efficient MOS current-mode logic frequency dividers
    Alioto, Massimo
    Mita, Rosario
    Palumbo, Gaetano
    IEEE TRANSACTIONS ON CIRCUITS AND SYSTEMS II-EXPRESS BRIEFS, 2006, 53 (11): : 1165 - 1169
  • [10] Low Power Multi-Threshold MOS Current Mode Logic Asynchronous Pipeline Circuits
    Gupta, Kirti
    Pandey, Neeta
    Gupta, Maneesha
    2012 IEEE 5TH INDIA INTERNATIONAL CONFERENCE ON POWER ELECTRONICS (IICPE 2012), 2012,