The Design of Multiplier in Integrated Circuit based on Low-power Algorithm

被引:0
|
作者
Zhou, Duo [1 ,2 ]
机构
[1] Shanghai Univ, Sch Commun & Informat Engn, Shanghai 200072, Peoples R China
[2] Shanghai Univ Elect Power, Sch Elect & Informat Engn, Shanghai 200093, Peoples R China
关键词
Low-power design; Multiplication; Power analysis;
D O I
10.4028/www.scientific.net/AMM.624.385
中图分类号
TP [自动化技术、计算机技术];
学科分类号
0812 ;
摘要
With rapid development of integrated circuit technologies, power consumption has been a key factor for long time, beside speed and area. Currently, in order to obtain the optimal low power result, we try to reduce system power consumption in each stage of integrated circuit design. Base on the traditional methodologies, a dual optimization methodology is developed, which reduces not only the number of addition operations, but also the width of one multiplier. From implementation point of view, the result of first optimization can be used for the second one, such implementation save the computation effort of second optimization, and promote operation speed and efficiency of whole methodology. The dissertation develop the low power technique for multipliers in different stages, it has reference value to integrated circuit front-end low power design for fixed coefficient multipliers.
引用
收藏
页码:385 / 388
页数:4
相关论文
共 50 条
  • [31] The "quiet" state - A new approach to low-power multiplier design
    Mallios, N
    Burgess, N
    CONFERENCE RECORD OF THE THIRTY-SEVENTH ASILOMAR CONFERENCE ON SIGNALS, SYSTEMS & COMPUTERS, VOLS 1 AND 2, 2003, : 2222 - 2226
  • [32] ROM-Based Logic (RBL) Design: A Low-Power 16 Bit Multiplier
    Paul, Bipul C.
    Fujita, Shinobu
    Okajima, Masaki
    IEEE JOURNAL OF SOLID-STATE CIRCUITS, 2009, 44 (11) : 2935 - 2942
  • [33] Design of a low-power multiple-valued integrated circuit based on dynamic source-coupled logic
    Mochizuki, A
    Hanyu, T
    Kameyama, M
    JOURNAL OF MULTIPLE-VALUED LOGIC AND SOFT COMPUTING, 2005, 11 (5-6) : 481 - 497
  • [34] An integrated CAD environment for low-power design
    Landman, P
    Mehra, R
    Rabaey, JM
    IEEE DESIGN & TEST OF COMPUTERS, 1996, 13 (02): : 72 - 82
  • [35] Low-Power High-Speed Analog Multiplier/Divider Based on a New Current Squarer Circuit
    Maryan, Mohammad Moradinezhad
    Ghanaatian, Ahmad
    Azhari, Seyed Javad
    Abrishamifar, Adib
    ARABIAN JOURNAL FOR SCIENCE AND ENGINEERING, 2018, 43 (06) : 2909 - 2918
  • [36] Low-Power High-Speed Analog Multiplier/Divider Based on a New Current Squarer Circuit
    Mohammad Moradinezhad Maryan
    Ahmad Ghanaatian
    Seyed Javad Azhari
    Adib Abrishamifar
    Arabian Journal for Science and Engineering, 2018, 43 : 2909 - 2918
  • [37] Design of Low-Power ECG Sampling and Compression Circuit
    Zhao, Zuoqin
    Nai, Yufei
    Yu, Zhiguo
    Xu, Xin
    Cao, Xiaoyang
    Gu, Xiaofeng
    APPLIED SCIENCES-BASEL, 2023, 13 (05):
  • [38] Low-power methodology issues in digital circuit design
    Kontiala, M
    Heinonen, A
    Nurmi, J
    2002 IEEE INTERNATIONAL SYMPOSIUM ON CIRCUITS AND SYSTEMS, VOL I, PROCEEDINGS, 2002, : 493 - 496
  • [39] Circuit design of low-power reference voltage sources
    Anisimov, V.I.
    Isakov, A.B.
    Manzhula, V.G.
    Sokolov, Yu.M.
    Telecommunications and Radio Engineering (English translation of Elektrosvyaz and Radiotekhnika), 1993, 48 (01): : 11 - 17
  • [40] A low-power readout circuit design for capacitive microsensors
    Aezinia, Fatemeh
    Bahreyni, Behraad
    2015 IEEE SENSORS, 2015, : 839 - 842