The Design of Multiplier in Integrated Circuit based on Low-power Algorithm

被引:0
|
作者
Zhou, Duo [1 ,2 ]
机构
[1] Shanghai Univ, Sch Commun & Informat Engn, Shanghai 200072, Peoples R China
[2] Shanghai Univ Elect Power, Sch Elect & Informat Engn, Shanghai 200093, Peoples R China
关键词
Low-power design; Multiplication; Power analysis;
D O I
10.4028/www.scientific.net/AMM.624.385
中图分类号
TP [自动化技术、计算机技术];
学科分类号
0812 ;
摘要
With rapid development of integrated circuit technologies, power consumption has been a key factor for long time, beside speed and area. Currently, in order to obtain the optimal low power result, we try to reduce system power consumption in each stage of integrated circuit design. Base on the traditional methodologies, a dual optimization methodology is developed, which reduces not only the number of addition operations, but also the width of one multiplier. From implementation point of view, the result of first optimization can be used for the second one, such implementation save the computation effort of second optimization, and promote operation speed and efficiency of whole methodology. The dissertation develop the low power technique for multipliers in different stages, it has reference value to integrated circuit front-end low power design for fixed coefficient multipliers.
引用
收藏
页码:385 / 388
页数:4
相关论文
共 50 条
  • [41] A novel low-power logic circuit design scheme
    Starzyk, Janusz A.
    He, Haibo
    IEEE TRANSACTIONS ON CIRCUITS AND SYSTEMS II-EXPRESS BRIEFS, 2007, 54 (02) : 176 - 180
  • [42] A low-power CMOS analog multiplier
    Chen, CH
    Li, Z
    IEEE TRANSACTIONS ON CIRCUITS AND SYSTEMS II-EXPRESS BRIEFS, 2006, 53 (02) : 100 - 104
  • [43] A low-power clock frequency multiplier
    Faisal, Ibrahim
    Bayoumi, Magdy
    Zhao, Peiyi
    2006 IEEE INTERNATIONAL SYMPOSIUM ON CIRCUITS AND SYSTEMS, VOLS 1-11, PROCEEDINGS, 2006, : 1495 - 1498
  • [44] Wireless Neural Recording With Single Low-Power Integrated Circuit
    Harrison, Reid R.
    Kier, Ryan J.
    Chestek, Cynthia A.
    Gilja, Vikash
    Nuyujukian, Paul
    Ryu, Stephen
    Greger, Bradley
    Solzbacher, Florian
    Shenoy, Krishna V.
    IEEE TRANSACTIONS ON NEURAL SYSTEMS AND REHABILITATION ENGINEERING, 2009, 17 (04) : 322 - 329
  • [45] INTEGRATED SUBNANOSECOND CIRCUIT WITH LOW-POWER DISSIPATION AND FEW COMPONENTS
    REIN, HM
    WORNER, K
    CLAUSS, H
    NACHRICHTENTECHNISCHE ZEITSCHRIFT, 1972, 25 (10): : 469 - &
  • [46] Low-Power Modified Vedic Multiplier
    Kodali, Ravi Kishore
    Sivakumar, C.
    Jain, Vishal
    Boppana, Lakshmi
    2015 INTERNATIONAL CONFERENCE ON CONTROL COMMUNICATION & COMPUTING INDIA (ICCC), 2015, : 454 - 458
  • [47] Low-Power Circuit Analysis and Design Based on Heterojunction Tunneling Transistors (HETTs)
    Lee, Yoonmyung
    Kim, Daeyeon
    Cai, Jin
    Lauer, Isaac
    Chang, Leland
    Koester, Steven J.
    Blaauw, David
    Sylvester, Dennis
    IEEE TRANSACTIONS ON VERY LARGE SCALE INTEGRATION (VLSI) SYSTEMS, 2013, 21 (09) : 1632 - 1643
  • [48] Dynamic operand transformation for low-power multiplier-accumulator design
    Fujino, M
    Moshnyaga, VG
    PROCEEDINGS OF THE 2003 IEEE INTERNATIONAL SYMPOSIUM ON CIRCUITS AND SYSTEMS, VOL V: BIO-MEDICAL CIRCUITS & SYSTEMS, VLSI SYSTEMS & APPLICATIONS, NEURAL NETWORKS & SYSTEMS, 2003, : 345 - 348
  • [49] DESIGN OF AN INTEGRATED-CIRCUIT FOR THE T1C LOW-POWER LINE REPEATER
    DAVIS, PC
    GRACZYK, JF
    GRIFFIN, WA
    IEEE JOURNAL OF SOLID-STATE CIRCUITS, 1979, 14 (01) : 109 - 120
  • [50] Design of an Improved Low-Power and High-Speed Booth Multiplier
    Ahsan Rafiq
    Shabbir Majeed Chaudhry
    Circuits, Systems, and Signal Processing, 2021, 40 : 5500 - 5532