共 50 条
- [43] A low-power clock frequency multiplier 2006 IEEE INTERNATIONAL SYMPOSIUM ON CIRCUITS AND SYSTEMS, VOLS 1-11, PROCEEDINGS, 2006, : 1495 - 1498
- [45] INTEGRATED SUBNANOSECOND CIRCUIT WITH LOW-POWER DISSIPATION AND FEW COMPONENTS NACHRICHTENTECHNISCHE ZEITSCHRIFT, 1972, 25 (10): : 469 - &
- [46] Low-Power Modified Vedic Multiplier 2015 INTERNATIONAL CONFERENCE ON CONTROL COMMUNICATION & COMPUTING INDIA (ICCC), 2015, : 454 - 458
- [48] Dynamic operand transformation for low-power multiplier-accumulator design PROCEEDINGS OF THE 2003 IEEE INTERNATIONAL SYMPOSIUM ON CIRCUITS AND SYSTEMS, VOL V: BIO-MEDICAL CIRCUITS & SYSTEMS, VLSI SYSTEMS & APPLICATIONS, NEURAL NETWORKS & SYSTEMS, 2003, : 345 - 348
- [50] Design of an Improved Low-Power and High-Speed Booth Multiplier Circuits, Systems, and Signal Processing, 2021, 40 : 5500 - 5532