The Design of Multiplier in Integrated Circuit based on Low-power Algorithm

被引:0
|
作者
Zhou, Duo [1 ,2 ]
机构
[1] Shanghai Univ, Sch Commun & Informat Engn, Shanghai 200072, Peoples R China
[2] Shanghai Univ Elect Power, Sch Elect & Informat Engn, Shanghai 200093, Peoples R China
关键词
Low-power design; Multiplication; Power analysis;
D O I
10.4028/www.scientific.net/AMM.624.385
中图分类号
TP [自动化技术、计算机技术];
学科分类号
0812 ;
摘要
With rapid development of integrated circuit technologies, power consumption has been a key factor for long time, beside speed and area. Currently, in order to obtain the optimal low power result, we try to reduce system power consumption in each stage of integrated circuit design. Base on the traditional methodologies, a dual optimization methodology is developed, which reduces not only the number of addition operations, but also the width of one multiplier. From implementation point of view, the result of first optimization can be used for the second one, such implementation save the computation effort of second optimization, and promote operation speed and efficiency of whole methodology. The dissertation develop the low power technique for multipliers in different stages, it has reference value to integrated circuit front-end low power design for fixed coefficient multipliers.
引用
收藏
页码:385 / 388
页数:4
相关论文
共 50 条
  • [21] Low-power Less-Area Bypassing-Based Multiplier Design
    Sahu, Amit Kumar
    Kumre, Laxmi
    PROCEEDINGS OF THE INTERNATIONAL CONFERENCE ON INVENTIVE COMPUTING AND INFORMATICS (ICICI 2017), 2017, : 522 - 526
  • [22] Design and Implementation of Low power Mitchell Algorithm based Logarithmic Multiplier
    Ranjitha, H., V
    Pooja, K. S.
    Aradhya, H. V. Ravish
    2017 2ND IEEE INTERNATIONAL CONFERENCE ON RECENT TRENDS IN ELECTRONICS, INFORMATION & COMMUNICATION TECHNOLOGY (RTEICT), 2017, : 1402 - 1406
  • [23] Design of low-power low-area asynchronous iterative multiplier
    You, Heng
    Hei, Yong
    Yuan, Jia
    Tang, Weidi
    Bai, Xu
    Qiao, Shushan
    IEICE ELECTRONICS EXPRESS, 2019, 16 (11)
  • [24] A low-power integrated circuit for remote speech recognition
    Borgatti, M
    Felici, M
    Ferrari, A
    Guerrieri, R
    IEEE JOURNAL OF SOLID-STATE CIRCUITS, 1998, 33 (07) : 1082 - 1089
  • [25] A low-power CMOS integrated circuit for bearing estimation
    Julián, P
    Andreou, A
    Mandolesi, P
    Goldberg, D
    PROCEEDINGS OF THE 2003 IEEE INTERNATIONAL SYMPOSIUM ON CIRCUITS AND SYSTEMS, VOL V: BIO-MEDICAL CIRCUITS & SYSTEMS, VLSI SYSTEMS & APPLICATIONS, NEURAL NETWORKS & SYSTEMS, 2003, : 305 - 308
  • [26] A low-power RF integrated circuit for implantable sensors
    Adeeb, MA
    Nguyen, H
    Islam, SK
    Zhang, M
    ANALOG INTEGRATED CIRCUITS AND SIGNAL PROCESSING, 2006, 47 (03) : 355 - 363
  • [27] A low-power RF integrated circuit for implantable sensors
    Mohammad A. Adeeb
    Hung Nguyen
    Syed K. Islam
    Mo Zhang
    Analog Integrated Circuits and Signal Processing, 2006, 47 : 355 - 363
  • [28] Precise and low-power closed-loop neuromodulation through algorithm-integrated circuit co-design
    Yang, Jie
    Zhao, Shiqi
    Wang, Junzhe
    Lin, Siyu
    Hou, Qiming
    Sawan, Mohamad
    FRONTIERS IN NEUROSCIENCE, 2024, 18
  • [29] Low-power Analog/RF Circuit Design based on the Inversion Coefficient
    Enz, Christian
    Chalkiadaki, Maria-Anna
    Mangla, Anurag
    ESSCIRC CONFERENCE 2015 - 41ST EUROPEAN SOLID-STATE CIRCUITS CONFERENCE (ESSCIRC), 2015, : 202 - 208
  • [30] LOW-POWER COMPARATOR DESIGN BASED ON CMOS DYNAMIC LOGIC CIRCUIT
    Patel, Chandrahash
    Veena, C. S.
    PROCEEDINGS ON 2014 2ND INTERNATIONAL CONFERENCE ON EMERGING TECHNOLOGY TRENDS IN ELECTRONICS, COMMUNICATION AND NETWORKING (ET2ECN), 2014,