A low-power integrated circuit for remote speech recognition

被引:1
|
作者
Borgatti, M [1 ]
Felici, M [1 ]
Ferrari, A [1 ]
Guerrieri, R [1 ]
机构
[1] Univ Bologna, DEIS, I-40136 Bologna, Italy
关键词
CMOS digital integrated circuits; digital signal processors; low-power circuits; low-voltage circuits; speech analysis; speech recognition;
D O I
10.1109/4.701266
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
In this paper, a low-power, low-voltage speech processing system is presented. The system is intended to be used in remote speech recognition applications where feature extraction is performed on terminal and high-complexity recognition tasks are moved to a remote server accessed through a radio link. The proposed system is based on a CMOS feature extraction chip for speech recognition that computes 15 cepstrum parameters, each 8 ms, and dissipates 30 mu W at 0.9-V supply. Single-cell battery operation is achieved. Processing relies on a novel feature extraction algorithm using 1-bit A/D conversion of the input speech signal. The chip has been implemented as a gate array in a standard 0.5-mu m, three-metal CMOS technology. The average energy required to process a single word of the TI46 speech corpus is 10 mu J. It achieves recognition rates over 98% in isolated-word speech recognition tasks.
引用
收藏
页码:1082 / 1089
页数:8
相关论文
共 50 条
  • [1] Low-power integrated circuit technology
    Bokulich, F
    AEROSPACE ENGINEERING, 2001, 21 (11) : 24 - 24
  • [2] Analysis On the Low-Power Integrated Circuit Technology
    Wang, Wei
    Wang, Bin
    2016 13TH IEEE INTERNATIONAL CONFERENCE ON SOLID-STATE AND INTEGRATED CIRCUIT TECHNOLOGY (ICSICT), 2016, : 1609 - 1611
  • [3] A Low-Power Hardware Search Architecture for Speech Recognition
    Bourke, Patrick J.
    Rutenbar, Rob A.
    INTERSPEECH 2008: 9TH ANNUAL CONFERENCE OF THE INTERNATIONAL SPEECH COMMUNICATION ASSOCIATION 2008, VOLS 1-5, 2008, : 2102 - 2105
  • [4] A low-power VLSI feature extractor for speech recognition
    Felici, M
    Borgatti, M
    Ferrari, A
    Guerrieri, R
    PROCEEDINGS OF THE 1998 IEEE INTERNATIONAL CONFERENCE ON ACOUSTICS, SPEECH AND SIGNAL PROCESSING, VOLS 1-6, 1998, : 3061 - 3064
  • [5] A low-power CMOS integrated circuit for bearing estimation
    Julián, P
    Andreou, A
    Mandolesi, P
    Goldberg, D
    PROCEEDINGS OF THE 2003 IEEE INTERNATIONAL SYMPOSIUM ON CIRCUITS AND SYSTEMS, VOL V: BIO-MEDICAL CIRCUITS & SYSTEMS, VLSI SYSTEMS & APPLICATIONS, NEURAL NETWORKS & SYSTEMS, 2003, : 305 - 308
  • [6] A low-power RF integrated circuit for implantable sensors
    Adeeb, MA
    Nguyen, H
    Islam, SK
    Zhang, M
    ANALOG INTEGRATED CIRCUITS AND SIGNAL PROCESSING, 2006, 47 (03) : 355 - 363
  • [7] A low-power RF integrated circuit for implantable sensors
    Mohammad A. Adeeb
    Hung Nguyen
    Syed K. Islam
    Mo Zhang
    Analog Integrated Circuits and Signal Processing, 2006, 47 : 355 - 363
  • [8] Design and modeling of a low-power multi-channel integrated circuit for infrared gas recognition
    Sutula, S.
    Ferrer, C.
    Serra-Graells, F.
    MICROPROCESSORS AND MICROSYSTEMS, 2012, 36 (05) : 355 - 364
  • [9] A Low-Power, High-Performance Speech Recognition Accelerator
    Yazdani, Reza
    Arnau, Jose-Maria
    Gonzalez, Antonio
    IEEE TRANSACTIONS ON COMPUTERS, 2019, 68 (12) : 1817 - 1831
  • [10] An Ultra Low-Power Hardware Accelerator for Automatic Speech Recognition
    Yazdani, Reza
    Segura, Albert
    Arnau, Jose-Maria
    Gonzalez, Antonio
    2016 49TH ANNUAL IEEE/ACM INTERNATIONAL SYMPOSIUM ON MICROARCHITECTURE (MICRO), 2016,