共 50 条
- [42] A low-jitter open-loop all-digital clock generator with 2 cycle lock-time PROCEEDINGS OF THE IEEE 2007 CUSTOM INTEGRATED CIRCUITS CONFERENCE, 2007, : 369 - 372
- [43] Low-power fast-lock delay-recycled clock skew-compensation and/or duty-cycle-correction circuit International Journal of Electrical Engineering, 2012, 19 (02): : 85 - 94
- [44] A LOW-POWER HIGH-RESOLUTION ALL-DIGITAL ON-CHIP JITTER SENSOR FOR A 1-3 GHZ CLOCK GENERATOR 2018 14TH IEEE INTERNATIONAL CONFERENCE ON SOLID-STATE AND INTEGRATED CIRCUIT TECHNOLOGY (ICSICT), 2018, : 693 - 695
- [45] A 5.2mW all-digital fast-lock self-calibrated multiphase delay-locked loop PROCEEDINGS OF 2008 IEEE INTERNATIONAL SYMPOSIUM ON CIRCUITS AND SYSTEMS, VOLS 1-10, 2008, : 3342 - +
- [46] An all-digital low-power structural health monitoring system 2007 IEEE CONFERENCE ON TECHNOLOGIES FOR HOMELAND SECURITY: ENHANCING CRITICAL INFRASTRUCTURE DEPENDABILITY, 2007, : 123 - +
- [48] An improved phase digitization mechanism for fast-locking low-power all-digital PLLs IEICE ELECTRONICS EXPRESS, 2017, 14 (21):
- [49] A High-Performance Low Complexity All-Digital Fractional Clock Multiplier 2019 IEEE ASIAN SOLID-STATE CIRCUITS CONFERENCE (A-SSCC), 2019, : 73 - 76