A fast-lock low-power all-digital DLL-based clock generator with fractional multiple technique

被引:0
|
作者
Lo, Yu-Lung [1 ]
Fan, Fang-Yu [1 ]
Wang, Hsi-Hua [1 ]
Li, Yu-Hsin [1 ]
Chen, Zi-Yi [1 ]
Liu, Jen-Chieh [2 ]
机构
[1] Natl Kaohsiung Normal Univ, Dept Elect Engn, Kaohsiung 824, Taiwan
[2] Natl United Univ, Dept Elect Engn, Miaoli 36003, Taiwan
关键词
FREQUENCY-MULTIPLIER; GHZ;
D O I
10.1007/s00542-018-4251-1
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
In this paper, a fast-lock low-power all-digital delay-locked-loop (ADDLL)-based clock generator is proposed that generates fractional multiples of a reference frequency. The proposed clock generator comprises an ADDLL with dual-loop architecture and a fractional frequency multiplier. The coarse tune loop and fine tune loop of the proposed ADDLL can achieve a fast locking time and decrease the static phase error. Moreover, the proposed frequency multiplier can synthesize the 28-phase output clocks of the ADDLL to achieve high multiples. The experimental results demonstrated that the output frequency range of the proposed clock generator was between 176 and 224 MHz, with multiplication factors of 11 x, 11.5 x, 12 x, 12.5 x, 13 x, 13.5 x, and 14 x to cover the very high frequency (VHF) frequency band, where every channel had a bandwidth of 8 MHz. Moreover, the output duty cycle was close to 50% because a divider was used to generate the output signal and the lock time was less than 20 clock cycles. The clock generator was fabricated using a 0.18-mu m standard CMOS process, with an active area of 0.59 mm(2), power dissipation of 6.7 mW at 224 MHz, and phase noise of - 94.33 dBc/Hz with an offset of 1 MHz. Furthermore, at 176 MHz, the root-mean-square jitter was 25.01 ps, which was less than 0.45% of the output period.
引用
收藏
页码:1335 / 1346
页数:12
相关论文
共 50 条
  • [41] A DLL With Dual Edge Triggered Phase Detector for Fast Lock and Low Jitter Clock Generator
    Ryu, Kyungho
    Jung, Dong-Hoon
    Jung, Seong-Ook
    IEEE TRANSACTIONS ON CIRCUITS AND SYSTEMS I-REGULAR PAPERS, 2012, 59 (09) : 1860 - 1870
  • [42] A low-jitter open-loop all-digital clock generator with 2 cycle lock-time
    Kim, Moo-Young
    Shin, Dongsuk
    Chae, Hyunsoo
    Ok, Sunghwa
    Kim, Chulwoo
    PROCEEDINGS OF THE IEEE 2007 CUSTOM INTEGRATED CIRCUITS CONFERENCE, 2007, : 369 - 372
  • [43] Low-power fast-lock delay-recycled clock skew-compensation and/or duty-cycle-correction circuit
    Wang, Yi-Ming
    Wei, Shih-Nung
    International Journal of Electrical Engineering, 2012, 19 (02): : 85 - 94
  • [44] A LOW-POWER HIGH-RESOLUTION ALL-DIGITAL ON-CHIP JITTER SENSOR FOR A 1-3 GHZ CLOCK GENERATOR
    Chou, Pei-Yuan
    Lin, Wei-Ling
    Cheng, Chiang Hu
    Lin, Tay-Jyi
    Wang, Jyh-Herng
    Wang, Jinn-Shyan
    2018 14TH IEEE INTERNATIONAL CONFERENCE ON SOLID-STATE AND INTEGRATED CIRCUIT TECHNOLOGY (ICSICT), 2018, : 693 - 695
  • [45] A 5.2mW all-digital fast-lock self-calibrated multiphase delay-locked loop
    Chuang, Li-Pu
    Chang, Ming-Hung
    Huang, Po-Tsang
    Kan, Chih-Hao
    Hwang, Wei
    PROCEEDINGS OF 2008 IEEE INTERNATIONAL SYMPOSIUM ON CIRCUITS AND SYSTEMS, VOLS 1-10, 2008, : 3342 - +
  • [46] An all-digital low-power structural health monitoring system
    Kim, Jina
    Grisso, Benjamin L.
    Ha, Dong S.
    Inman, Daniel J.
    2007 IEEE CONFERENCE ON TECHNOLOGIES FOR HOMELAND SECURITY: ENHANCING CRITICAL INFRASTRUCTURE DEPENDABILITY, 2007, : 123 - +
  • [47] A low-power all-digital FSK receiver for space applications
    Grayver, E
    Daneshrad, B
    IEEE TRANSACTIONS ON COMMUNICATIONS, 2001, 49 (05) : 911 - 921
  • [48] An improved phase digitization mechanism for fast-locking low-power all-digital PLLs
    Xie, Lin-lin
    Wang, Yang
    Qiao, Shu-shan
    Hei, Yong
    IEICE ELECTRONICS EXPRESS, 2017, 14 (21):
  • [49] A High-Performance Low Complexity All-Digital Fractional Clock Multiplier
    Abou-El-Kheir, Nahla T.
    Mason, Ralph D.
    Li, Mingze
    Yagoub, M. C. E.
    2019 IEEE ASIAN SOLID-STATE CIRCUITS CONFERENCE (A-SSCC), 2019, : 73 - 76
  • [50] A Low-Jitter Open-Loop All-Digital Clock Generator With Two-Cycle Lock-Time
    Kim, Moo-Young
    Shin, Dongsuk
    Chae, Hyunsoo
    Kim, Chulwoo
    IEEE TRANSACTIONS ON VERY LARGE SCALE INTEGRATION (VLSI) SYSTEMS, 2009, 17 (10) : 1461 - 1469