A DLL With Dual Edge Triggered Phase Detector for Fast Lock and Low Jitter Clock Generator

被引:30
|
作者
Ryu, Kyungho [1 ]
Jung, Dong-Hoon [1 ]
Jung, Seong-Ook [1 ]
机构
[1] Yonsei Univ, Sch Elect & Elect Engn, Seoul 120749, South Korea
关键词
DLL; dual edge triggered; jitter; lock speed; loop stability; MULTIPLIER; DELAY;
D O I
10.1109/TCSI.2011.2180453
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
A DLL based on a dual edge triggered phase detector (DET-PD) is proposed for a clock generator in low-power systems. The proposed DLL has a faster lock speed with the same loop dynamics compared to the conventional DLL based on a single-edge triggered phase detector (SET-PD). The proposed DET-PD solves the problem of a narrow capture range or low phase detector gain associated with the conventional DET-PD. In addition, the proposed duty cycle difference compensation circuit (DDC) prevents the increase in the phase offset when the two inputs to the DET-PD have different duty cycle. It also controls the DLL bandwidth to maintain the DLL jitter by controlling the negative edge delay difference tracking. Finally, the proposed duty cycle keeper (DCK) enlarges the duty cycle keeping range of the DLL output. The proposed DLL is fabricated using 0.18-mu m process technology. It has an area of 0.035 mm(2) and a power consumption of 19 mW at 800 MHz operation. Its lock speed is over 1.9 times faster than that of the DLL based on the SET-PD without degrading the jitter.
引用
收藏
页码:1860 / 1870
页数:11
相关论文
共 50 条
  • [1] A Dual-Edge Triggered Phase Detector for Fast-Lock DLL
    Ryu, Kyung Ho
    Park, Sang Kyu
    Jung, Seong-Ook
    PROCEEDINGS OF THE 12TH WSEAS INTERNATIONAL CONFERENCE ON CIRCUITS: NEW ASPECTS OF CIRCUITS, 2008, : 197 - +
  • [2] An unlimited lock range DLL for clock generator
    Kim, K
    Park, N
    Kim, T
    2004 IEEE INTERNATIONAL SYMPOSIUM ON CIRCUITS AND SYSTEMS, VOL 4, PROCEEDINGS, 2004, : 776 - 779
  • [3] A low power, low jitter DLL based low frequency (250 kHz) clock generator
    Ghosal, P.
    Rahaman, H.
    Mukherjee, Koyel
    Ballabh, Dibyendu
    INTERNATIONAL JOURNAL OF SIGNAL AND IMAGING SYSTEMS ENGINEERING, 2014, 7 (01) : 3 - 11
  • [4] Fast-lock dual charge pump analog DLL using improved phase frequency detector
    Lip-Kai, Soh
    Sulaiman, Mohd-Shahiman
    Yusoff, Zubaida
    2007 INTERNATIONAL SYMPOSIUM ON VLSI DESIGN, AUTOMATION AND TEST (VLSI-DAT), PROCEEDINGS OF TECHNICAL PAPERS, 2007, : 278 - +
  • [5] Fast-lock low-jitter PLL with a simple phase-frequency detector
    Chen, Yingmei
    Wang, Zhigong
    Zhang, Li
    Pan Tao Ti Hsueh Pao/Chinese Journal of Semiconductors, 2008, 29 (01): : 88 - 92
  • [6] A fast-lock and low-power DLL-based clock generator applied for DDR4
    Lo, Yu-Lung
    Yang, Wei-Bin
    Wang, Han-Hsien
    Chen, Cing-Huan
    Huang, Zi-Ang
    MICROSYSTEM TECHNOLOGIES-MICRO-AND NANOSYSTEMS-INFORMATION STORAGE AND PROCESSING SYSTEMS, 2018, 24 (01): : 137 - 146
  • [7] A fast-lock and low-power DLL-based clock generator applied for DDR4
    Yu-Lung Lo
    Wei-Bin Yang
    Han-Hsien Wang
    Cing-Huan Chen
    Zi-Ang Huang
    Microsystem Technologies, 2018, 24 : 137 - 146
  • [8] A Low-Jitter DLL-Based Clock Generator with Two Negative Feedback Loops
    Choi, Young-Shig
    Park, Jong-Yoon
    JOURNAL OF SEMICONDUCTOR TECHNOLOGY AND SCIENCE, 2014, 14 (04) : 457 - 462
  • [9] A 160MHz-to-2GHz Low Jitter Fast Lock All-Digital DLL with Phase Tracking Technique
    Hung, Shuo-Hong
    Kao, Wei-Hao
    Wu, Kuan-I
    Huang, Yi-Wei
    Hsieh, Min-Han
    Chen, Charlie Chung -Ping
    2015 IEEE INTERNATIONAL SYMPOSIUM ON CIRCUITS AND SYSTEMS (ISCAS), 2015, : 553 - 556
  • [10] A fast-lock low-power all-digital DLL-based clock generator with fractional multiple technique
    Lo, Yu-Lung
    Fan, Fang-Yu
    Wang, Hsi-Hua
    Li, Yu-Hsin
    Chen, Zi-Yi
    Liu, Jen-Chieh
    MICROSYSTEM TECHNOLOGIES-MICRO-AND NANOSYSTEMS-INFORMATION STORAGE AND PROCESSING SYSTEMS, 2021, 27 (04): : 1335 - 1346