A DLL With Dual Edge Triggered Phase Detector for Fast Lock and Low Jitter Clock Generator

被引:30
|
作者
Ryu, Kyungho [1 ]
Jung, Dong-Hoon [1 ]
Jung, Seong-Ook [1 ]
机构
[1] Yonsei Univ, Sch Elect & Elect Engn, Seoul 120749, South Korea
关键词
DLL; dual edge triggered; jitter; lock speed; loop stability; MULTIPLIER; DELAY;
D O I
10.1109/TCSI.2011.2180453
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
A DLL based on a dual edge triggered phase detector (DET-PD) is proposed for a clock generator in low-power systems. The proposed DLL has a faster lock speed with the same loop dynamics compared to the conventional DLL based on a single-edge triggered phase detector (SET-PD). The proposed DET-PD solves the problem of a narrow capture range or low phase detector gain associated with the conventional DET-PD. In addition, the proposed duty cycle difference compensation circuit (DDC) prevents the increase in the phase offset when the two inputs to the DET-PD have different duty cycle. It also controls the DLL bandwidth to maintain the DLL jitter by controlling the negative edge delay difference tracking. Finally, the proposed duty cycle keeper (DCK) enlarges the duty cycle keeping range of the DLL output. The proposed DLL is fabricated using 0.18-mu m process technology. It has an area of 0.035 mm(2) and a power consumption of 19 mW at 800 MHz operation. Its lock speed is over 1.9 times faster than that of the DLL based on the SET-PD without degrading the jitter.
引用
收藏
页码:1860 / 1870
页数:11
相关论文
共 50 条
  • [31] A low-power small-area ±7.28-ps-jitter 1-GHz DLL-based clock generator
    Kim, C
    Hwang, IC
    Kang, SM
    IEEE JOURNAL OF SOLID-STATE CIRCUITS, 2002, 37 (11) : 1414 - 1420
  • [32] A new fully integrated CMOS Phase-Locked Loop with low jitter and fast lock time
    Fouzar, Y
    Sawan, M
    Savaria, Y
    ISCAS 2000: IEEE INTERNATIONAL SYMPOSIUM ON CIRCUITS AND SYSTEMS - PROCEEDINGS, VOL II: EMERGING TECHNOLOGIES FOR THE 21ST CENTURY, 2000, : 253 - 256
  • [33] A Fast-lock Synchronous Multi-phase Clock Generator based on a Time-to-Digital Converter
    Shin, Dongsuk
    Koo, Jabeom
    Yun, Won-Joo
    Choi, Young Jung
    Kim, Chulwoo
    ISCAS: 2009 IEEE INTERNATIONAL SYMPOSIUM ON CIRCUITS AND SYSTEMS, VOLS 1-5, 2009, : 1 - +
  • [34] A low-jitter phase-locked loop with a discriminator-aided edge detector
    Lu, Chih-Wen
    Leong, Man Fai
    PROCEEDINGS OF THE 6TH INTERNATIONAL CARIBBEAN CONFERENCE ON DEVICES, CIRCUITS, AND SYSTEMS, 2006, : 315 - +
  • [35] Laser-triggered low timing jitter coaxial Marx generator
    Kusama, H
    Yagi, T
    IEEE TRANSACTIONS ON PLASMA SCIENCE, 1997, 25 (06) : 1431 - 1434
  • [36] A Low-Jitter Open-Loop All-Digital Clock Generator With Two-Cycle Lock-Time
    Kim, Moo-Young
    Shin, Dongsuk
    Chae, Hyunsoo
    Kim, Chulwoo
    IEEE TRANSACTIONS ON VERY LARGE SCALE INTEGRATION (VLSI) SYSTEMS, 2009, 17 (10) : 1461 - 1469
  • [37] A Fast Lock-In Time, Capacitive FIR-Filter-Based Clock Multiplier with Input Clock Jitter Reduction
    Zeng, Zhaoquan
    Zhang, Ling
    Gong, Lijiao
    Zhang, Ning
    ELECTRONICS, 2023, 12 (06)
  • [38] Low-jitter multi-phase digital DLL with closest edge selection scheme for DDR memory interface
    Oh, K. -I.
    Kim, L. -S.
    Park, K. -I.
    Jun, Y. -H.
    Kim, K.
    ELECTRONICS LETTERS, 2008, 44 (19) : 1121 - 1122
  • [39] Phase mismatch detection and compensation for PLL/DLL based multi-phase clock generator
    Tan, Amber Han-Yuan
    Wei, Gu-Yeon
    PROCEEDINGS OF THE IEEE 2006 CUSTOM INTEGRATED CIRCUITS CONFERENCE, 2006, : 417 - 420
  • [40] An all-digital fast-locking programmable DLL-based clock generator
    Liang, Chuan-Kang
    Yang, Rong-Jyi
    Liu, Shen-Luan
    IEEE TRANSACTIONS ON CIRCUITS AND SYSTEMS I-REGULAR PAPERS, 2008, 55 (01) : 349 - 357