共 50 条
- [21] A Low Phase Noise All-Digital Programmable DLL-Based Clock Generator 2014 INTERNATIONAL CONFERENCE ON INFORMATION SCIENCE, ELECTRONICS AND ELECTRICAL ENGINEERING (ISEEE), VOLS 1-3, 2014, : 1571 - +
- [22] A Fast-Lock, Low Jitter, High-Speed Half-Rate CDR Architecture with a Composite Phase Detector (CPD) PROCEEDINGS OF THE 2019 26TH INTERNATIONAL CONFERENCE MIXED DESIGN OF INTEGRATED CIRCUITS AND SYSTEMS (MIXDES 2019), 2019, : 141 - 146
- [23] A Low-Power Programmable DLL-Based Clock Generator with Wide-Range Anti-harmonic Lock 2009 INTERNATIONAL SOC DESIGN CONFERENCE (ISOCC 2009), 2009, : 520 - +
- [25] A low-jitter open-loop all-digital clock generator with 2 cycle lock-time PROCEEDINGS OF THE IEEE 2007 CUSTOM INTEGRATED CIRCUITS CONFERENCE, 2007, : 369 - 372
- [27] Clock and data recovery circuits with fast acquisition and low jitter 2004 IEEE WORKSHOP ON MICROELECTRONIC AND ELECTRON DEVICES, 2004, : 48 - 51
- [30] Design of a high resolution multi-phase clock generator based on DLL 2014 IEEE INTERNATIONAL CONFERENCE ON ELECTRON DEVICES AND SOLID-STATE CIRCUITS (EDSSC), 2014,