A DLL With Dual Edge Triggered Phase Detector for Fast Lock and Low Jitter Clock Generator

被引:30
|
作者
Ryu, Kyungho [1 ]
Jung, Dong-Hoon [1 ]
Jung, Seong-Ook [1 ]
机构
[1] Yonsei Univ, Sch Elect & Elect Engn, Seoul 120749, South Korea
关键词
DLL; dual edge triggered; jitter; lock speed; loop stability; MULTIPLIER; DELAY;
D O I
10.1109/TCSI.2011.2180453
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
A DLL based on a dual edge triggered phase detector (DET-PD) is proposed for a clock generator in low-power systems. The proposed DLL has a faster lock speed with the same loop dynamics compared to the conventional DLL based on a single-edge triggered phase detector (SET-PD). The proposed DET-PD solves the problem of a narrow capture range or low phase detector gain associated with the conventional DET-PD. In addition, the proposed duty cycle difference compensation circuit (DDC) prevents the increase in the phase offset when the two inputs to the DET-PD have different duty cycle. It also controls the DLL bandwidth to maintain the DLL jitter by controlling the negative edge delay difference tracking. Finally, the proposed duty cycle keeper (DCK) enlarges the duty cycle keeping range of the DLL output. The proposed DLL is fabricated using 0.18-mu m process technology. It has an area of 0.035 mm(2) and a power consumption of 19 mW at 800 MHz operation. Its lock speed is over 1.9 times faster than that of the DLL based on the SET-PD without degrading the jitter.
引用
收藏
页码:1860 / 1870
页数:11
相关论文
共 50 条
  • [21] A Low Phase Noise All-Digital Programmable DLL-Based Clock Generator
    Lo, Yu-Lung
    Liu, Han-Ying
    Chou, Pei-Yuan
    Yang, Wei-Bin
    2014 INTERNATIONAL CONFERENCE ON INFORMATION SCIENCE, ELECTRONICS AND ELECTRICAL ENGINEERING (ISEEE), VOLS 1-3, 2014, : 1571 - +
  • [22] A Fast-Lock, Low Jitter, High-Speed Half-Rate CDR Architecture with a Composite Phase Detector (CPD)
    Kakehbra, Zaher
    Mousazadeh, Morteza
    Khoei, Abdollah
    Dadashi, Ali
    PROCEEDINGS OF THE 2019 26TH INTERNATIONAL CONFERENCE MIXED DESIGN OF INTEGRATED CIRCUITS AND SYSTEMS (MIXDES 2019), 2019, : 141 - 146
  • [23] A Low-Power Programmable DLL-Based Clock Generator with Wide-Range Anti-harmonic Lock
    Kim, Yongtae
    Pham, Phi-Hung
    Heo, Woonhyung
    Koo, Jabeom
    2009 INTERNATIONAL SOC DESIGN CONFERENCE (ISOCC 2009), 2009, : 520 - +
  • [24] A DLL Based Clock Generator for Low-Power Mobile SoCs
    Ryu, Kyung Ho
    Jung, Dong Hun
    Jung, Seong-Ook
    IEEE TRANSACTIONS ON CONSUMER ELECTRONICS, 2010, 56 (03) : 1950 - 1956
  • [25] A low-jitter open-loop all-digital clock generator with 2 cycle lock-time
    Kim, Moo-Young
    Shin, Dongsuk
    Chae, Hyunsoo
    Ok, Sunghwa
    Kim, Chulwoo
    PROCEEDINGS OF THE IEEE 2007 CUSTOM INTEGRATED CIRCUITS CONFERENCE, 2007, : 369 - 372
  • [26] A low-jitter spread spectrum clock generator using FDMP
    Shen, Ding-Shiuan
    Liu, Shen-Iuan
    IEEE TRANSACTIONS ON CIRCUITS AND SYSTEMS II-EXPRESS BRIEFS, 2007, 54 (11) : 979 - 983
  • [27] Clock and data recovery circuits with fast acquisition and low jitter
    Zhang, RY
    La Rue, GS
    2004 IEEE WORKSHOP ON MICROELECTRONIC AND ELECTRON DEVICES, 2004, : 48 - 51
  • [28] Fast acquisition clock and data recovery circuit with low jitter
    Zhang, RY
    La Rue, GS
    IEEE JOURNAL OF SOLID-STATE CIRCUITS, 2006, 41 (05) : 1016 - 1024
  • [29] A new phase detector scheme for reducing jitter in clock recovery circuits
    Lee, KY
    Jeong, DK
    IEICE TRANSACTIONS ON ELECTRONICS, 2003, E86C (02) : 224 - 228
  • [30] Design of a high resolution multi-phase clock generator based on DLL
    Yu, Qi
    Yang, Chang
    Li, Jing
    Wu, Shuangyi
    Ning, Ning
    2014 IEEE INTERNATIONAL CONFERENCE ON ELECTRON DEVICES AND SOLID-STATE CIRCUITS (EDSSC), 2014,