A fast-lock low-power all-digital DLL-based clock generator with fractional multiple technique

被引:0
|
作者
Lo, Yu-Lung [1 ]
Fan, Fang-Yu [1 ]
Wang, Hsi-Hua [1 ]
Li, Yu-Hsin [1 ]
Chen, Zi-Yi [1 ]
Liu, Jen-Chieh [2 ]
机构
[1] Natl Kaohsiung Normal Univ, Dept Elect Engn, Kaohsiung 824, Taiwan
[2] Natl United Univ, Dept Elect Engn, Miaoli 36003, Taiwan
关键词
FREQUENCY-MULTIPLIER; GHZ;
D O I
10.1007/s00542-018-4251-1
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
In this paper, a fast-lock low-power all-digital delay-locked-loop (ADDLL)-based clock generator is proposed that generates fractional multiples of a reference frequency. The proposed clock generator comprises an ADDLL with dual-loop architecture and a fractional frequency multiplier. The coarse tune loop and fine tune loop of the proposed ADDLL can achieve a fast locking time and decrease the static phase error. Moreover, the proposed frequency multiplier can synthesize the 28-phase output clocks of the ADDLL to achieve high multiples. The experimental results demonstrated that the output frequency range of the proposed clock generator was between 176 and 224 MHz, with multiplication factors of 11 x, 11.5 x, 12 x, 12.5 x, 13 x, 13.5 x, and 14 x to cover the very high frequency (VHF) frequency band, where every channel had a bandwidth of 8 MHz. Moreover, the output duty cycle was close to 50% because a divider was used to generate the output signal and the lock time was less than 20 clock cycles. The clock generator was fabricated using a 0.18-mu m standard CMOS process, with an active area of 0.59 mm(2), power dissipation of 6.7 mW at 224 MHz, and phase noise of - 94.33 dBc/Hz with an offset of 1 MHz. Furthermore, at 176 MHz, the root-mean-square jitter was 25.01 ps, which was less than 0.45% of the output period.
引用
收藏
页码:1335 / 1346
页数:12
相关论文
共 50 条
  • [21] A Low-Cost Low-Power All-Digital Spread-Spectrum Clock Generator
    Chung, Ching-Che
    Sheng, Duo
    Ho, Wei-Da
    IEEE TRANSACTIONS ON VERY LARGE SCALE INTEGRATION (VLSI) SYSTEMS, 2015, 23 (05) : 983 - 987
  • [22] A 0.8-3.5 GHz Shared TDC-based Fast-Lock All-Digital DLL with a Built-in DCC
    Kim, Taeyeon
    Kim, Jongsun
    2021 IEEE INTERNATIONAL SYMPOSIUM ON CIRCUITS AND SYSTEMS (ISCAS), 2021,
  • [23] A DLL Based Clock Generator for Low-Power Mobile SoCs
    Ryu, Kyung Ho
    Jung, Dong Hun
    Jung, Seong-Ook
    IEEE TRANSACTIONS ON CONSUMER ELECTRONICS, 2010, 56 (03) : 1950 - 1956
  • [24] A Fast-Lock Low-Power Subranging Digital Delay-Locked Loop
    Chen, Hsin-Shu
    Lin, Jyun-Cheng
    IEICE TRANSACTIONS ON ELECTRONICS, 2010, E93C (06) : 855 - 860
  • [25] All-digital controlled boost DC-DC converter with all-digital DLL-based calibration
    Kao, Shao-Ku
    Wu, Jen-Hou
    Cheng, Hsiang-Chi
    MICROELECTRONICS JOURNAL, 2015, 46 (10) : 970 - 980
  • [26] A Low-Power Clock Generator Based on Digital DLL for High Speed Pipe lined ADCs
    Cheng, Jun
    Si, Liang
    Zhang, Hong
    Weng, Xunwei
    Chen, Zhenhai
    Pu, Zhenjia
    2012 IEEE 11TH INTERNATIONAL CONFERENCE ON SOLID-STATE AND INTEGRATED CIRCUIT TECHNOLOGY (ICSICT-2012), 2012, : 1477 - 1479
  • [27] A 160MHz-to-2GHz Low Jitter Fast Lock All-Digital DLL with Phase Tracking Technique
    Hung, Shuo-Hong
    Kao, Wei-Hao
    Wu, Kuan-I
    Huang, Yi-Wei
    Hsieh, Min-Han
    Chen, Charlie Chung -Ping
    2015 IEEE INTERNATIONAL SYMPOSIUM ON CIRCUITS AND SYSTEMS (ISCAS), 2015, : 553 - 556
  • [28] A Fast-lock Synchronous Multi-phase Clock Generator based on a Time-to-Digital Converter
    Shin, Dongsuk
    Koo, Jabeom
    Yun, Won-Joo
    Choi, Young Jung
    Kim, Chulwoo
    ISCAS: 2009 IEEE INTERNATIONAL SYMPOSIUM ON CIRCUITS AND SYSTEMS, VOLS 1-5, 2009, : 1 - +
  • [29] All-digital low-power CMOS pulse generator for UWB system
    Kim, H
    Park, D
    Joo, Y
    ELECTRONICS LETTERS, 2004, 40 (24) : 1534 - 1535
  • [30] A low-power small-area ±7.28-ps-jitter 1-GHz DLL-based clock generator
    Kim, C
    Hwang, IC
    Kang, SM
    IEEE JOURNAL OF SOLID-STATE CIRCUITS, 2002, 37 (11) : 1414 - 1420