Decoupling Capacitor Estimation and Allocation using Optimization Techniques for Power Supply Noise Reduction in System-on-Chip

被引:2
|
作者
Mitra, Partha [1 ]
Bhaumik, Jaydeb [2 ]
Sarkar, Angsuman [3 ]
机构
[1] Maulana Abul Kalam Azad Univ Technol, Dept Elect & Commun Engn, Haringhata 741249, India
[2] Jadavpur Univ, Dept Elect & Telecommun Engn, Kolkata 700032, India
[3] Kalyani Govt Engn Coll, Dept Elect & Commun Engn, Kalyani 741235, W Bengal, India
关键词
Computer aided design (CAD); Decoupling capacitor (decap); Power distribution network (PDN); Particle swarm optimization (PSO); Symbiotic organism search (SOS);
D O I
10.1007/s10836-021-05931-7
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
This article examines the signal integrity problem arising due to resistive drop, inductive noise and electro- migration, causing voltage fluctuations known as supply noise in an integrated circuit. Insertion of decoupling capacitor is a commonly used technique for reducing the supply noise. In this article symbiotic organism search (SOS) algorithm is used to estimate the decap. Another relevant issue addressed is the distribution of the decap over the chip. To get the best possible results in the post-layout stage pruning technique is used for partitioning and particle swarm optimization (PSO) algorithm is applied in the floorplanning stage. The purpose of this work is to reduce the supply noise without much affecting other design parameters of the chip. Simulation results show that supply noise has been reduced by up to 74.07% and the decap budget has been reduced by up to 37.4%. This approach can be used for any system-on-chip.
引用
收藏
页码:151 / 155
页数:5
相关论文
共 50 条
  • [1] Decoupling Capacitor Estimation and Allocation using Optimization Techniques for Power Supply Noise Reduction in System-on-Chip
    Partha Mitra
    Jaydeb Bhaumik
    Angsuman Sarkar
    Journal of Electronic Testing, 2021, 37 : 151 - 155
  • [2] Soft Computing Techniques Based CAD Approach for Power Supply Noise Reduction in System-on-Chip
    Partha Mitra
    Angsuman Sarkar
    Journal of Electronic Testing, 2020, 36 : 665 - 669
  • [3] Soft Computing Techniques Based CAD Approach for Power Supply Noise Reduction in System-on-Chip
    Mitra, Partha
    Sarkar, Angsuman
    JOURNAL OF ELECTRONIC TESTING-THEORY AND APPLICATIONS, 2020, 36 (05): : 665 - 669
  • [4] On-chip decoupling capacitor optimization for noise and leakage reduction
    Chen, HH
    Neely, JS
    Wang, MF
    Co, G
    16TH SYMPOSIUM ON INTEGRATED CIRCUITS AND SYSTEMS DESIGN, SBCCI 2003, PROCEEDINGS, 2003, : 251 - 255
  • [5] Integration of a power supply for system-on-chip
    Matsumoto, S
    Mino, M
    Yachi, T
    IEICE TRANSACTIONS ON FUNDAMENTALS OF ELECTRONICS COMMUNICATIONS AND COMPUTER SCIENCES, 1997, E80A (02) : 276 - 282
  • [6] On-Chip Supply Noise Regulation Using a Low-Power Digital Switched Decoupling Capacitor Circuit
    Gu, Jie
    Eom, Hanyong
    Kim, Chris H.
    IEEE JOURNAL OF SOLID-STATE CIRCUITS, 2009, 44 (06) : 1765 - 1775
  • [7] Accelerating system-on-chip power analysis using hybrid power estimation
    Ghodrat, Mohammad Ali
    Lahiri, Kanishka
    Raghunathan, Anand
    2007 44TH ACM/IEEE DESIGN AUTOMATION CONFERENCE, VOLS 1 AND 2, 2007, : 883 - +
  • [8] Decoupling capacitor allocation for power delivery network noise reduction based on standard cell layouts
    Fu, JJ
    Hong, XL
    Cai, YC
    Luo, ZY
    2003 5TH INTERNATIONAL CONFERENCE ON ASIC, VOLS 1 AND 2, PROCEEDINGS, 2003, : 101 - 104
  • [9] Adaptive Circuit Block Model for Power Supply Noise Analysis of Low Power System-on-Chip
    Eireiner, Matthias
    Schmitt-Landsiedel, Doris
    Wallner, Paul
    Schoene, Andreas
    2009 INTERNATIONAL SYMPOSIUM ON SYSTEM-ON-CHIP PROCEEDINGS, 2009, : 13 - +
  • [10] Early power estimation for system-on-chip designs
    Lajolo, M
    Lavagno, L
    Reorda, MS
    Violante, M
    INTEGRATED CIRCUIT DESIGN, PROCEEDINGS: POWER AND TIMING MODELING, OPTIMIZATION AND SIMULATION, 2000, 1918 : 108 - 117