Decoupling Capacitor Estimation and Allocation using Optimization Techniques for Power Supply Noise Reduction in System-on-Chip

被引:2
|
作者
Mitra, Partha [1 ]
Bhaumik, Jaydeb [2 ]
Sarkar, Angsuman [3 ]
机构
[1] Maulana Abul Kalam Azad Univ Technol, Dept Elect & Commun Engn, Haringhata 741249, India
[2] Jadavpur Univ, Dept Elect & Telecommun Engn, Kolkata 700032, India
[3] Kalyani Govt Engn Coll, Dept Elect & Commun Engn, Kalyani 741235, W Bengal, India
关键词
Computer aided design (CAD); Decoupling capacitor (decap); Power distribution network (PDN); Particle swarm optimization (PSO); Symbiotic organism search (SOS);
D O I
10.1007/s10836-021-05931-7
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
This article examines the signal integrity problem arising due to resistive drop, inductive noise and electro- migration, causing voltage fluctuations known as supply noise in an integrated circuit. Insertion of decoupling capacitor is a commonly used technique for reducing the supply noise. In this article symbiotic organism search (SOS) algorithm is used to estimate the decap. Another relevant issue addressed is the distribution of the decap over the chip. To get the best possible results in the post-layout stage pruning technique is used for partitioning and particle swarm optimization (PSO) algorithm is applied in the floorplanning stage. The purpose of this work is to reduce the supply noise without much affecting other design parameters of the chip. Simulation results show that supply noise has been reduced by up to 74.07% and the decap budget has been reduced by up to 37.4%. This approach can be used for any system-on-chip.
引用
收藏
页码:151 / 155
页数:5
相关论文
共 50 条
  • [31] An Algorithm for Power Supply Noise Reduction Inserting Decoupling Capacitor in 2D and 3D IC Power Delivery Networks
    Mondal, Khokan
    Samanta, Tuhina
    IETE JOURNAL OF RESEARCH, 2024, 70 (01) : 638 - 648
  • [32] Pre-Layout Decoupling Capacitance Estimation and Allocation for Noise-Aware Crypto-System on Chip Applications
    Chakraborty, Moumita
    Guha, Krishnendu
    Saha, Debasri
    Mitra, Partha
    Chakrabarti, Amlan
    JOURNAL OF LOW POWER ELECTRONICS, 2015, 11 (03) : 333 - 339
  • [33] Evaluation of PDN Impedance and Power Supply Noise for Different On-Chip Decoupling Structures
    Fujita, Haruya
    Takatani, Hiroki
    Tanaka, Yosuke
    Kawaguchi, Shohei
    Sato, Masaomi
    Sudo, Toshio
    2013 9TH INTERNATIONAL WORKSHOP ON ELECTROMAGNETIC COMPATIBILITY OF INTEGRATED CIRCUITS (EMC COMPO 2013), 2013, : 142 - 146
  • [34] Resonant Power Supply Noise Reduction using On-Die Decoupling Capacitors Embedded in Organic Interposer
    Nakura, Toru
    Kano, Masahiro
    Yoshizawa, Masamitsu
    Oyamada, Seisei
    Hattori, Atsunori
    Asada, Kunihiro
    2014 IEEE ELECTRICAL DESIGN OF ADVANCED PACKAGING & SYSTEMS SYMPOSIUM (EDAPS), 2014, : 93 - 96
  • [35] System Level Power Estimation of System-on-Chip Interconnects in Consideration of Transition Activity and Crosstalk
    Gag, Martin
    Wegner, Tim
    Timmermann, Dirk
    INTEGRATED CIRCUIT AND SYSTEM DESIGN: POWER AND TIMING MODELING, OPTIMIZATION AND SIMULATION, 2011, 6448 : 21 - 30
  • [36] Power analysis of arbitration techniques for AMBA AHB based reconfigurable system-on-chip
    Srinivasan, Prakash
    Olugbon, Adeoye
    Ahmadinia, Ali
    Erdogan, Ahmet T.
    Arslan, Tughrul
    24TH NORCHIP CONFERENCE, PROCEEDINGS, 2006, : 227 - +
  • [37] On-chip decoupling capacitor optimization using architectural level current signature prediction
    Pant, MD
    Pant, P
    Wills, DS
    13TH ANNUAL IEEE INTERNATIONAL ASIC/SOC CONFERENCE, PROCEEDINGS, 2000, : 288 - 292
  • [38] Minimizing Core Supply Noise in a Power Delivery Network by Optimization of Decoupling Capacitors using Simulated Annealing
    Tripathi, Jai Narayan
    Damle, Pratik
    Malik, Rakesh
    2017 IEEE 21ST WORKSHOP ON SIGNAL AND POWER INTEGRITY (SPI), 2017,
  • [39] System-level design optimization of reliable and low power multiprocessor system-on-chip
    Shafik, Rishad A.
    Al-Hashimi, Bashir M.
    Reeve, Jeff S.
    MICROELECTRONICS RELIABILITY, 2012, 52 (08) : 1735 - 1748
  • [40] Using formal techniques to debug the AMBA system-on-chip bus protocol
    Roychoudhury, A
    Mitra, T
    Karri, SR
    DESIGN, AUTOMATION AND TEST IN EUROPE CONFERENCE AND EXHIBITION, PROCEEDINGS, 2003, : 828 - 833