An Algorithm for Power Supply Noise Reduction Inserting Decoupling Capacitor in 2D and 3D IC Power Delivery Networks

被引:0
|
作者
Mondal, Khokan [1 ]
Samanta, Tuhina [1 ]
机构
[1] Indian Inst Engn Sci & Technol, Dept Informat Technol, Sibpur 711103, W Bengal, India
关键词
Decoupling capacitor; 3D IC; IR drop; Ldi; dt noise; power delivery network; TSV; VLSI design;
D O I
10.1080/03772063.2022.2135616
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
VLSI technology enters into the ultra-nanometer era and supply voltages continue to reduce. But, chip density is increased. It creates power integrity problems even worse. Allocating decoupling capacitances (decaps) is a known approach to alleviating supply noise problems. The availability of white space for allocating decoupling capacitors is a challenging task due to the increase in circuit density and reduction in size. In this work, an algorithm is introduced to mitigate power supply noise. The proposed algorithm provides an effective assignment of decoupling capacitors with fewer capacitors that satisfy a predefined target impedance. Next, we also study IR drops for 2D and 3D ICs. TSV optimization is also done. The results are compared with recent works and the outcomes are quite inspiring.
引用
收藏
页码:638 / 648
页数:11
相关论文
共 50 条
  • [1] Decoupling Capacitor Modeling and Characterization for Power Supply Noise in 3D Systems
    Xu, Zheng
    Putnam, Christopher
    Gu, Xiaoxiong
    Scheuermann, Michael
    Rose, Kenneth
    Webb, Buckwell
    Knickerbocker, John
    Lu, Jian-Qiang
    [J]. 2012 23RD ANNUAL SEMI ADVANCED SEMICONDUCTOR MANUFACTURING CONFERENCE (ASMC), 2012, : 414 - 419
  • [2] Breaking the 3D IC Power Delivery Wall
    Mazumdar, Kaushik
    Stan, Mircea
    [J]. 2012 CONFERENCE RECORD OF THE FORTY SIXTH ASILOMAR CONFERENCE ON SIGNALS, SYSTEMS AND COMPUTERS (ASILOMAR), 2012, : 741 - 746
  • [3] On GPU Bus Power Reduction with 3D IC Technologies
    Lee, Young-Joon
    Lim, Sung Kyu
    [J]. 2014 DESIGN, AUTOMATION AND TEST IN EUROPE CONFERENCE AND EXHIBITION (DATE), 2014,
  • [4] A 3D IC Designs Partitioning Algorithm with Power Consideration
    Chang, Ho-Lin
    Lai, Hsiang-Cheng
    Hsueh, Tsu-Yun
    Cheng, Wei-Kai
    Chi, Mely Chen
    [J]. 2012 13TH INTERNATIONAL SYMPOSIUM ON QUALITY ELECTRONIC DESIGN (ISQED), 2012, : 137 - 142
  • [5] Reliable Power Delivery and Analysis of Power-Supply Noise During Testing in Monolithic 3D ICs
    Koneru, Abhishek
    Todri-Sanial, Aida
    Chakrabarty, Krishnendu
    [J]. 2019 IEEE 37TH VLSI TEST SYMPOSIUM (VTS), 2019,
  • [6] Analysis and reduction of the voltage noise of multi-layer 3D IC with multi-paired power delivery network
    Kim, Seungwon
    Kim, Youngmin
    [J]. IEICE ELECTRONICS EXPRESS, 2017, 14 (18):
  • [7] Rectilinear routing algorithm for crosstalk minimisation in 2D and 3D IC
    Mondal, Khokan
    Das, Subhajit
    Samanta, Tuhina
    [J]. IET COMPUTERS AND DIGITAL TECHNIQUES, 2020, 14 (06): : 263 - 271
  • [8] System-Level Comparison of Power Delivery Design for 2D and 3D ICs
    Khan, Nauman H.
    Alam, Syed M.
    Hassoun, Soha
    [J]. 2009 IEEE INTERNATIONAL CONFERENCE ON 3D SYSTEMS INTEGRATION, 2009, : 338 - +
  • [9] Power efficiency of 3D vs 2D ICs
    Chrzanowska-Jeske, M.
    Ahmed, Mohammad A.
    [J]. 2013 IEEE FAIBLE TENSION FAIBLE CONSOMMATION (FTFC), 2013,
  • [10] Testing of 3D IC with minimum power using Genetic Algorithm
    Kaibartta, Tanusree
    Das, Debesh K.
    [J]. 2015 10TH INTERNATIONAL DESIGN & TEST SYMPOSIUM (IDT), 2015, : 112 - 117