Timing, power and noise optimization for simultaneous switching in VLSI circuits.

被引:0
|
作者
Shiue, WT [1 ]
机构
[1] Oregon State Univ, Dept Elect & Comp Engn, Corvallis, OR 97331 USA
关键词
D O I
暂无
中图分类号
TP [自动化技术、计算机技术];
学科分类号
0812 ;
摘要
This paper describes a technique to aggregate the best position such that the system requirement is satisfied. A key feature of the approach is that it provides an accurate way to estimate timing, power dissipation, and noise based on quality of library for simultaneous switching and choose the best position in setup region for sequential circuits such that the system constraints (i.e. power, delay or noise) are satisfied based on integer linear programming (ILP) exploration model. Results on a large number of benchmark sequential circuits and combinatorial circuits confirm that the technique yields accurate position based on the constraints on performance metrics - delay, power, and noise for sequential circuit.
引用
收藏
页码:462 / 465
页数:4
相关论文
共 50 条
  • [41] VALIDATION OF LATCH-UP MITIGATION IN COMPLEX VLSI CIRCUITS.
    Criscuolo, J.A.
    Cable, J.S.
    Lee, D.C.
    IEEE Transactions on Nuclear Science, 1986, NS-33 (06)
  • [42] Analytical Noise Estimation in Linear Integrated Circuits.
    Brodic, T.
    1600, (27):
  • [43] Experimental Noise Estimation in Linear Integrated Circuits.
    Brodic, Tomislav
    Elektrotehnika Zagreb, 1985, 28 (04): : 163 - 170
  • [44] CONTROLLING NOISE IN HIGH SPEED DIGITAL CIRCUITS.
    Strom, Steve
    Electronic Packaging and Production, 1981, 21 (04): : 115 - 121
  • [45] NEW APPROACH TO POWER CONVERTOR CIRCUITS.
    Mehta, P.
    Thompson, T.
    Un, W.
    IEE Journal on Electric Power Applications, 1979, 2 (05): : 179 - 184
  • [46] DERIVATION OF NOISE CHARACTERISTICS OF SHF CASCADE CIRCUITS.
    Babak, L.I.
    Radio Engineering and Electronic Physics (English translation of Radiotekhnika i Elektronika), 1980, 25 (11): : 62 - 66
  • [47] Low-Power Amplifier Circuits.
    Albrecht, H.
    Nachrichtentechnik Elektronik, 1974, 24 (11): : 403 - 410
  • [48] REGULATED POWER SUPPLY FOR INTEGRATED CIRCUITS.
    MAKHOTENKO, A.B.
    KABANOV, YU.M.
    1981, V 24 (N 6 PT 2): : 1475 - 1477
  • [49] COMPUTER MODELLING OF POWER THYRISTOR CIRCUITS.
    Williams, B.W.
    Organic Geochemistry, 1980, : 370 - 373
  • [50] Estimation of on-chip simultaneous switching noise in VDSM CMOS circuits
    Tang, KT
    Friedman, EG
    2000 INTERNATIONAL CONFERENCE ON MODELING AND SIMULATION OF MICROSYSTEMS, TECHNICAL PROCEEDINGS, 2000, : 313 - 316