Timing, power and noise optimization for simultaneous switching in VLSI circuits.

被引:0
|
作者
Shiue, WT [1 ]
机构
[1] Oregon State Univ, Dept Elect & Comp Engn, Corvallis, OR 97331 USA
关键词
D O I
暂无
中图分类号
TP [自动化技术、计算机技术];
学科分类号
0812 ;
摘要
This paper describes a technique to aggregate the best position such that the system requirement is satisfied. A key feature of the approach is that it provides an accurate way to estimate timing, power dissipation, and noise based on quality of library for simultaneous switching and choose the best position in setup region for sequential circuits such that the system constraints (i.e. power, delay or noise) are satisfied based on integer linear programming (ILP) exploration model. Results on a large number of benchmark sequential circuits and combinatorial circuits confirm that the technique yields accurate position based on the constraints on performance metrics - delay, power, and noise for sequential circuit.
引用
收藏
页码:462 / 465
页数:4
相关论文
共 50 条
  • [21] SPECIAL FEATURES OF POWER MOSFETs IN HIGH-FREQUENCY SWITCHING CIRCUITS.
    Severns, Rudy
    Blanchard, Richard
    Cogan, Adrian
    Fortier, Tim
    Powerconversion and Intelligent Motion, 1987, 13 (04): : 22 - 23
  • [22] ELECTRON-BEAM TESTER MEASUREMENTS OF SWITCHING NOISE IN VLSI CIRCUITS
    JENKINS, KA
    HEIDEL, DF
    MICROELECTRONIC ENGINEERING, 1991, 14 (02) : 109 - 120
  • [23] Aspects of the Use of Microelectronic Switching Circuits.
    Meiling, Wolfgang
    1978, 28 (10): : 372 - 377
  • [24] Simulation and optimization of the power distribution network in VLSI circuits
    Bai, G
    Bobba, S
    Hajj, IN
    ICCAD - 2000 : IEEE/ACM INTERNATIONAL CONFERENCE ON COMPUTER AIDED DESIGN, 2000, : 481 - 486
  • [25] VLSI CIRCUITS FOR SWITCHING SYSTEMS
    ATHENES, C
    AUDRIX, JC
    ONDE ELECTRIQUE, 1982, 62 (11): : 55 - 61
  • [26] FULLY-SCALED NMOS TECHNOLOGY FOR VLSI CIRCUITS.
    Lee, J.Y.
    Garvin, H.L.
    Slayman, C.W.
    Rensch, D.B.
    Microelectronics Journal, 1985, 16 (03) : 34 - 40
  • [27] TWO LEVEL METAL CMOS PROCESS FOR VLSI CIRCUITS.
    Barton, Don
    Maze, Craig
    Semiconductor International, 1985, 8 (01) : 98 - 102
  • [28] TaSi2 GATE FOR VLSI CMOS CIRCUITS.
    Schwabe, Ulrich
    Neppl, Franz
    Jacobs, Erwin P.
    IEEE Transactions on Electron Devices, 1984, ED-31 (07) : 988 - 992
  • [29] LIGHTLY DOPED DRAIN TRANSISTORS FOR ADVANCED VLSI CIRCUITS.
    Baglee, David A.
    Duvvury, Charvaka
    Smayling, Michael C.
    Duane, Michael P.
    IEEE Transactions on Electron Devices, 1985, ED-32 (05) : 896 - 902
  • [30] Simultaneous diathermy treatment in multiple circuits.
    von Sengbusch, R
    DEUTSCHE MEDIZINISCHE WOCHENSCHRIFT, 1917, 43 (27-52) : 975 - 977