FAST SAO ESTIMATION ALGORITHM AND ITS VLSI ARCHITECTURE

被引:0
|
作者
Zhu, Jiayi [1 ]
Zhou, Dajiang [1 ]
Kimura, Shinji [1 ]
Goto, Satoshi [1 ]
机构
[1] Waseda Univ, Grad Sch Informat Prod & Syst, Tokyo, Japan
关键词
HEVC; SAO; estimation; VLSI;
D O I
暂无
中图分类号
TP301 [理论、方法];
学科分类号
081202 ;
摘要
SAO estimation is the process of determining SAO parameters in video encoding. There are two difficulties for VLSI implementation of SAO estimation. The first is that there are huge amount of samples to deal with in statistic collection phase. The other is that the complexity of RDO in parameters determination phase is very high. In this article, a fast SAO estimation algorithm and its corresponding VLSI architecture are proposed. For the first difficulty, we use bitmaps to collect statistic of all the 16 samples in one 4x4 block simultaneously. For the second difficulty, we simplify a series of complicated procedures in HM to balance the complexity and BD-rate performance. Experimental results show that the proposed algorithm maintains the picture quality improvement. The VLSI design based on this algorithm can be implemented by 156.32K gates, 8832 bits SPRAM, 400MHz @ 65nm technology and is capable of 8Kx4K @ 120fps encoding.
引用
下载
收藏
页码:1278 / 1282
页数:5
相关论文
共 50 条
  • [21] Effective correlation vector quantisation algorithm and its VLSI architecture
    Wang, D.
    Yu, N.
    Gao, Y.
    Zhang, R.
    IEE PROCEEDINGS-VISION IMAGE AND SIGNAL PROCESSING, 2006, 153 (06): : 735 - 738
  • [22] A Novel Algorithm and Its VLSI Architecture for Connected Component Labeling
    Zhao, Hualong
    Sang, Hongshi
    Zhang, Tianxu
    MIPPR 2011: PARALLEL PROCESSING OF IMAGES AND OPTIMIZATION AND MEDICAL IMAGING PROCESSING, 2011, 8005
  • [23] VLSI architecture for motion estimation using the block-matching algorithm
    Sanz, C
    Garrido, MJ
    Meneses, JM
    EUROPEAN DESIGN & TEST CONFERENCE 1996 - ED&TC 96, PROCEEDINGS, 1996, : 310 - 314
  • [24] A parallel algorithm to construct Voronoi diagram and its VLSI architecture
    Sudha, N
    Nandi, S
    Sridharan, K
    ICRA '99: IEEE INTERNATIONAL CONFERENCE ON ROBOTICS AND AUTOMATION, VOLS 1-4, PROCEEDINGS, 1999, : 1683 - 1688
  • [25] A generalized block constant modulus algorithm and its VLSI architecture
    Ochi, H
    Onaga, K
    Kinjo, S
    40TH MIDWEST SYMPOSIUM ON CIRCUITS AND SYSTEMS, VOLS 1 AND 2, 1998, : 853 - 856
  • [26] Algorithm and VLSI Architecture of Channel Estimation Impaired by Impulsive Noise in PLC
    Chen, Yun
    Zhang, Qiang
    Ge, Yunlong
    Hu, Yuanzhou
    Chen, Jie
    Ding, Na
    Zeng, Xiaoyang
    Huang, Defeng
    2013 IEEE 56TH INTERNATIONAL MIDWEST SYMPOSIUM ON CIRCUITS AND SYSTEMS (MWSCAS), 2013, : 932 - 935
  • [27] A new fast DCT algorithm and its systolic VLSI implementation
    Chang, YT
    Wang, CL
    IEEE TRANSACTIONS ON CIRCUITS AND SYSTEMS II-ANALOG AND DIGITAL SIGNAL PROCESSING, 1997, 44 (11): : 959 - 962
  • [28] A High Performance VLSI Architecture for Fast Two-Step Search Algorithm for Sub-Pixel Motion Estimation
    Chatterjee, Sumit K.
    Chakrabarti, Indrajit
    2009 INTERNATIONAL CONFERENCE ON MULTIMEDIA, SIGNAL PROCESSING AND COMMUNICATION TECHNOLOGIES, 2009, : 205 - 208
  • [29] A Fast CTU-level SAO Algorithm and Its Hardware Architecture for AVS3 Video Coding
    Lin, Hao
    Wen, Yingbo
    Xiang, Guoqing
    Qu, Xinyu
    Zhang, Peng
    Yan, Wei
    Digest of Technical Papers - IEEE International Conference on Consumer Electronics, 2024,
  • [30] VLSI architecture for fast motion estimation based on bit-plane matching
    Ko, YK
    Ko, SJ
    Lee, JW
    Kim, HG
    Oh, HC
    JOURNAL OF THE KOREAN PHYSICAL SOCIETY, 2000, 37 (06) : 938 - 944