VLSI architecture for fast motion estimation based on bit-plane matching

被引:1
|
作者
Ko, YK [1 ]
Ko, SJ
Lee, JW
Kim, HG
Oh, HC
机构
[1] Korea Univ, Dept Elect Engn, Seoul 136701, South Korea
[2] Korea Univ, Dept Informat Engn, Yungi 339700, ChungNam, South Korea
关键词
D O I
10.3938/jkps.37.938
中图分类号
O4 [物理学];
学科分类号
0702 ;
摘要
In this paper, we propose a VLSI (very large scale integrated circuit) architecture for fast motion estimation based on bit-plane matching. The proposed architecture performs binary motion estimation by using a 1-bit plane image of the video sequence. The proposed motion estimator can be implemented using only simple Boolean functions, which can greatly reduce the hardware cost and the time overhead. Furthermore. the proposed architecture employs a pair of processing cores that calculate the motion vector continuously. By controlling the data flow in a systolic fashion using internal shift registers in the processing cores, we avoid using SRAM (local memory) so that we remove the time overhead for accessing the local memory and can exploit lower-cost fabrication technology The proposed system was designed to process reference blocks of size 16 x 16 and the search range of [-16, 15]. We modeled and tested the proposed motion estimator in VHDL (very high speed integrated circuit hardware description language) and then synthesized the whole system which has been integrated in a 0.6-mum triple-metal CMOS chip of size 8.15 x 10.84 mm(2).
引用
收藏
页码:938 / 944
页数:7
相关论文
共 50 条
  • [1] Fast Motion Estimation Algorithm Using Dual Bit-plane Matching Criteria
    Choi, Changryoul
    Jeong, Jechang
    2014 37TH INTERNATIONAL CONVENTION ON INFORMATION AND COMMUNICATION TECHNOLOGY, ELECTRONICS AND MICROELECTRONICS (MIPRO), 2014, : 398 - 401
  • [2] Fast VLSI motion estimator based on bit plane matching
    Ko, YK
    Kim, HG
    Oh, HC
    Ko, SJ
    ELECTRONICS LETTERS, 2000, 36 (23) : 1923 - 1924
  • [3] Truncated Gray-Coded Bit-Plane Matching Based Motion Estimation and its Hardware Architecture
    Celebi, Anil
    Akbulut, Orhan
    Urhan, Oguzhan
    Erturk, Sarp
    2009 IEEE 17TH SIGNAL PROCESSING AND COMMUNICATIONS APPLICATIONS CONFERENCE, VOLS 1 AND 2, 2009, : 906 - 909
  • [4] Truncated Gray-Coded Bit-Plane Matching Based Motion Estimation and its Hardware Architecture
    Celebi, Anil
    Akbulut, Orhan
    Urhan, Oguzhan
    Ertuerk, Sarp
    IEEE TRANSACTIONS ON CONSUMER ELECTRONICS, 2009, 55 (03) : 1530 - 1536
  • [5] Implementation of Truncated Gray-Coded Bit-Plane Matching Based Motion Estimation to HEVC
    Akbulut, Orhan
    Celebi, Aysun Tasyapi
    Urhan, Oguzhan
    2015 23RD SIGNAL PROCESSING AND COMMUNICATIONS APPLICATIONS CONFERENCE (SIU), 2015, : 2230 - 2233
  • [6] Bit-inverted Gray Coded Bit-plane Matching for Low Complexity Motion Estimation
    Choi, Changryoul
    Jeong, Jechang
    PECCS 2015 PROCEEDINGS OF THE 5TH INTERNATIONAL CONFERENCE ON PERVASIVE AND EMBEDDED COMPUTING AND COMMUNICATION SYSTEMS, 2015, : 230 - 234
  • [7] Locally refined Gray-coded bit-plane matching for block motion estimation
    Ertürk, S
    ISPA 2003: PROCEEDINGS OF THE 3RD INTERNATIONAL SYMPOSIUM ON IMAGE AND SIGNAL PROCESSING AND ANALYSIS, PTS 1 AND 2, 2003, : 128 - 133
  • [8] A Bit-Plane Decomposition Matrix-Based VLSI Integer Transform Architecture for HEVC
    Qi, Honggang
    Huang, Qingming
    Gao, Wen
    IEEE TRANSACTIONS ON CIRCUITS AND SYSTEMS II-EXPRESS BRIEFS, 2017, 64 (03) : 349 - 353
  • [9] Fast layered bit-plane matching for electronic video stabilization
    School of Electromechanical Engineering, ICIE Institute, Xidian Univ., Xi'an 710071, China
    Proc. - Int. Conf. Multimedia Signal Process., CMSP, (276-280):
  • [10] A fast VLSI architecture of a hierarchical block matching algorithm for motion estimation
    Ghosh, Kausik
    Dhar, Anindya Sundar
    JOURNAL OF REAL-TIME IMAGE PROCESSING, 2016, 11 (01) : 37 - 46