VLSI architecture for fast motion estimation based on bit-plane matching

被引:1
|
作者
Ko, YK [1 ]
Ko, SJ
Lee, JW
Kim, HG
Oh, HC
机构
[1] Korea Univ, Dept Elect Engn, Seoul 136701, South Korea
[2] Korea Univ, Dept Informat Engn, Yungi 339700, ChungNam, South Korea
关键词
D O I
10.3938/jkps.37.938
中图分类号
O4 [物理学];
学科分类号
0702 ;
摘要
In this paper, we propose a VLSI (very large scale integrated circuit) architecture for fast motion estimation based on bit-plane matching. The proposed architecture performs binary motion estimation by using a 1-bit plane image of the video sequence. The proposed motion estimator can be implemented using only simple Boolean functions, which can greatly reduce the hardware cost and the time overhead. Furthermore. the proposed architecture employs a pair of processing cores that calculate the motion vector continuously. By controlling the data flow in a systolic fashion using internal shift registers in the processing cores, we avoid using SRAM (local memory) so that we remove the time overhead for accessing the local memory and can exploit lower-cost fabrication technology The proposed system was designed to process reference blocks of size 16 x 16 and the search range of [-16, 15]. We modeled and tested the proposed motion estimator in VHDL (very high speed integrated circuit hardware description language) and then synthesized the whole system which has been integrated in a 0.6-mum triple-metal CMOS chip of size 8.15 x 10.84 mm(2).
引用
收藏
页码:938 / 944
页数:7
相关论文
共 50 条
  • [21] A fast matching criterion for VLSI implementation of block-based motion estimation
    Rath, GB
    Makur, A
    SIGNAL PROCESSING, 1999, 73 (03) : 297 - 301
  • [22] Hierarchical stereo matching with image bit-plane slicing
    Huei-Yung Lin
    Pin-Zhi Lin
    Machine Vision and Applications, 2013, 24 : 883 - 898
  • [23] Flexible VLSI architecture for block-matching motion estimation
    Lee, Han-Kyu
    Nam, Jae-Yeal
    Choi, Jin-Soo
    Ha, Yeong-Ho
    1996, Inst of Electronics, Inf & Commun Engineers of Japan, Tokyo, Japan (E79-D)
  • [24] VLSI architecture for full search bock matching motion estimation
    Zheng, Zhaoqing
    Sang, Hongshi
    Fu, Shengmeng
    Shen, Xubang
    Guti Dianzixue Yanjiu Yu Jinzhan/Research and Progress of Solid State Electronics, 2007, 27 (03): : 397 - 401
  • [25] VLSI Architecture for Block-Matching Motion Estimation Algorithm
    Hsieh, Chaur-Heh
    Lin, Ting-Pang
    IEEE TRANSACTIONS ON CIRCUITS AND SYSTEMS FOR VIDEO TECHNOLOGY, 1992, 2 (02) : 169 - 175
  • [26] Flexible VLSI architecture for block-matching motion estimation
    Lee, HK
    Nam, JY
    Choi, JS
    Ha, YH
    IEICE TRANSACTIONS ON INFORMATION AND SYSTEMS, 1996, E79D (06) : 752 - 758
  • [27] Hierarchical stereo matching with image bit-plane slicing
    Lin, Huei-Yung
    Lin, Pin-Zhi
    MACHINE VISION AND APPLICATIONS, 2013, 24 (05) : 883 - 898
  • [28] Stereo Matching with Bit-Plane Slicing and Disparity Fusion
    Cheng, Kai-Sheng
    Lin, Huei-Yung
    2015 IEEE INTERNATIONAL CONFERENCE ON SYSTEMS, MAN, AND CYBERNETICS (SMC 2015): BIG DATA ANALYTICS FOR HUMAN-CENTRIC SYSTEMS, 2015, : 341 - 346
  • [29] Adaptive bit-plane selection-based low complexity motion estimation for screen content coding
    Duvar, Ramazan
    Urhan, Oguzhan
    TURKISH JOURNAL OF ELECTRICAL ENGINEERING AND COMPUTER SCIENCES, 2018, 26 (05) : 2206 - 2217
  • [30] VLSI-based parallel architecture for block-matching motion estimation in low bit-rate video coding
    Xu, DL
    Bentley, J
    ICECS 2001: 8TH IEEE INTERNATIONAL CONFERENCE ON ELECTRONICS, CIRCUITS AND SYSTEMS, VOLS I-III, CONFERENCE PROCEEDINGS, 2001, : 217 - 220