VLSI architecture for fast motion estimation based on bit-plane matching

被引:1
|
作者
Ko, YK [1 ]
Ko, SJ
Lee, JW
Kim, HG
Oh, HC
机构
[1] Korea Univ, Dept Elect Engn, Seoul 136701, South Korea
[2] Korea Univ, Dept Informat Engn, Yungi 339700, ChungNam, South Korea
关键词
D O I
10.3938/jkps.37.938
中图分类号
O4 [物理学];
学科分类号
0702 ;
摘要
In this paper, we propose a VLSI (very large scale integrated circuit) architecture for fast motion estimation based on bit-plane matching. The proposed architecture performs binary motion estimation by using a 1-bit plane image of the video sequence. The proposed motion estimator can be implemented using only simple Boolean functions, which can greatly reduce the hardware cost and the time overhead. Furthermore. the proposed architecture employs a pair of processing cores that calculate the motion vector continuously. By controlling the data flow in a systolic fashion using internal shift registers in the processing cores, we avoid using SRAM (local memory) so that we remove the time overhead for accessing the local memory and can exploit lower-cost fabrication technology The proposed system was designed to process reference blocks of size 16 x 16 and the search range of [-16, 15]. We modeled and tested the proposed motion estimator in VHDL (very high speed integrated circuit hardware description language) and then synthesized the whole system which has been integrated in a 0.6-mum triple-metal CMOS chip of size 8.15 x 10.84 mm(2).
引用
收藏
页码:938 / 944
页数:7
相关论文
共 50 条
  • [41] VLSI architecture of binary encoding technique for fast motion estimation based on Hamming distances
    A. Arun
    M. Devaraju
    The Journal of Supercomputing, 2020, 76 : 4495 - 4507
  • [42] A digital camcorder image stabilizer based on gray coded bit-plane block matching
    Yeh, YM
    Wang, SJ
    Chiang, HC
    INPUT/OUTPUT AND IMAGING TECHNOLOGIES II, 2000, 4080 : 112 - 120
  • [43] Design and Implementation of Gray-Coded Bit-Plane Based Reconfigurable Motion Estimation Architecture Using Binary Content Addressable Memory for Video Encoder
    Gogoi, Sushanta
    Peesapati, Rangababu
    IEEE TRANSACTIONS ON CONSUMER ELECTRONICS, 2022, 68 (01) : 85 - 92
  • [44] Feature-bit-plane matching technique for estimation of motion vectors
    Zhang, JJ
    Ahmad, MO
    Swamy, MNS
    ELECTRONICS LETTERS, 1998, 34 (11) : 1090 - 1091
  • [45] Partial error tolerance for bit-plane FIR filter architecture
    Ciric, Vladimir
    Kolokotronis, Jelena
    Milentijevic, Ivan
    AEU-INTERNATIONAL JOURNAL OF ELECTRONICS AND COMMUNICATIONS, 2009, 63 (05) : 398 - 405
  • [46] A fast-search motion estimation method and its VLSI architecture
    Chen, JL
    Chen, PY
    PROCEEDINGS OF THE 43RD IEEE MIDWEST SYMPOSIUM ON CIRCUITS AND SYSTEMS, VOLS I-III, 2000, : 164 - 167
  • [47] A fast-search motion estimation method and its VLSI architecture
    Chen, PY
    Jou, JM
    IEEE TRANSACTIONS ON CIRCUITS AND SYSTEMS II-ANALOG AND DIGITAL SIGNAL PROCESSING, 1999, 46 (09): : 1233 - 1240
  • [48] A New Low Complexity Bit-truncation Based Motion Estimation and Its Efficient VLSI Architecture
    Vittapu, Sravan K.
    Kundu, Souvik
    Chatterjee, Sumit K.
    IETE JOURNAL OF RESEARCH, 2023, 69 (08) : 5539 - 5548
  • [49] An efficient and reconfigurable VLSI architecture for different block matching motion estimation algorithm
    Zhang, XD
    Tsui, CY
    1997 IEEE INTERNATIONAL CONFERENCE ON ACOUSTICS, SPEECH, AND SIGNAL PROCESSING, VOLS I - V: VOL I: PLENARY, EXPERT SUMMARIES, SPECIAL, AUDIO, UNDERWATER ACOUSTICS, VLSI; VOL II: SPEECH PROCESSING; VOL III: SPEECH PROCESSING, DIGITAL SIGNAL PROCESSING; VOL IV: MULTIDIMENSIONAL SIGNAL PROCESSING, NEURAL NETWORKS - VOL V: STATISTICAL SIGNAL AND ARRAY PROCESSING, APPLICATIONS, 1997, : 603 - 606
  • [50] Quantum color image watermarking based on fast bit-plane scramble and dual embedded
    Zhou, Ri-Gui
    Yang, Peng Liu
    Liu, Xing Ao
    Ian, Hou
    INTERNATIONAL JOURNAL OF QUANTUM INFORMATION, 2018, 16 (07)