FAST SAO ESTIMATION ALGORITHM AND ITS VLSI ARCHITECTURE

被引:0
|
作者
Zhu, Jiayi [1 ]
Zhou, Dajiang [1 ]
Kimura, Shinji [1 ]
Goto, Satoshi [1 ]
机构
[1] Waseda Univ, Grad Sch Informat Prod & Syst, Tokyo, Japan
关键词
HEVC; SAO; estimation; VLSI;
D O I
暂无
中图分类号
TP301 [理论、方法];
学科分类号
081202 ;
摘要
SAO estimation is the process of determining SAO parameters in video encoding. There are two difficulties for VLSI implementation of SAO estimation. The first is that there are huge amount of samples to deal with in statistic collection phase. The other is that the complexity of RDO in parameters determination phase is very high. In this article, a fast SAO estimation algorithm and its corresponding VLSI architecture are proposed. For the first difficulty, we use bitmaps to collect statistic of all the 16 samples in one 4x4 block simultaneously. For the second difficulty, we simplify a series of complicated procedures in HM to balance the complexity and BD-rate performance. Experimental results show that the proposed algorithm maintains the picture quality improvement. The VLSI design based on this algorithm can be implemented by 156.32K gates, 8832 bits SPRAM, 400MHz @ 65nm technology and is capable of 8Kx4K @ 120fps encoding.
引用
下载
收藏
页码:1278 / 1282
页数:5
相关论文
共 50 条
  • [41] VLSI architecture of binary encoding technique for fast motion estimation based on Hamming distances
    A. Arun
    M. Devaraju
    The Journal of Supercomputing, 2020, 76 : 4495 - 4507
  • [42] A VLSI ARCHITECTURE FOR HIERARCHICAL MOTION ESTIMATION
    COSTA, A
    DEGLORIA, A
    FARABOSCHI, P
    PASSAGGIO, F
    IEEE TRANSACTIONS ON CONSUMER ELECTRONICS, 1995, 41 (02) : 248 - 257
  • [43] Fast Algorithm and VLSI Architecture Design of Rough Mode Decision for AVS3
    Su, Weitong
    Xiang, Guoqing
    Huang, Xiaoleng
    Zhang, Peng
    Zhao, Liping
    Yan, Wei
    2023 IEEE INTERNATIONAL CONFERENCE ON CONSUMER ELECTRONICS, ICCE, 2023,
  • [44] Fast Algorithm and VLSI Architecture of Rate Distortion Optimization in H.265/HEVC
    Sun, Heming
    Zhou, Dajiang
    Hu, Landan
    Kimura, Shinji
    Goto, Satoshi
    IEEE TRANSACTIONS ON MULTIMEDIA, 2017, 19 (11) : 2375 - 2390
  • [45] A Parallel VLSI Architecture for Fast Min Max Predicate Based Region Growing Algorithm
    Roy, Pradipta
    Biswas, Prabir Kumar
    Das, Binoy Kumar
    2014 INTERNATIONAL CONFERENCE ON ADVANCES IN ELECTRICAL ENGINEERING (ICAEE), 2014,
  • [46] A Novel VLSI Architecture for Euclid Algorithm
    Loan, Sajad A.
    JOURNAL OF ACTIVE AND PASSIVE ELECTRONIC DEVICES, 2008, 3 (3-4): : 231 - 239
  • [47] Fast Algorithm and Efficient Architecture for Integer and Fractional Motion Estimation
    Ndili, Obianuju
    Ogunfunmi, Tokunbo
    JOURNAL OF SIGNAL PROCESSING SYSTEMS FOR SIGNAL IMAGE AND VIDEO TECHNOLOGY, 2014, 75 (01): : 55 - 64
  • [48] Fast Algorithm and Efficient Architecture for Integer and Fractional Motion Estimation
    Obianuju Ndili
    Tokunbo Ogunfunmi
    Journal of Signal Processing Systems, 2014, 75 : 55 - 64
  • [49] Fast SAO Estimation Algorithm and Its Implementation for 8 K x 4 K @ 120 FPS HEVC Encoding
    Zhu, Jiayi
    Zhou, Dajiang
    Kimura, Shinji
    Goto, Satoshi
    IEICE TRANSACTIONS ON FUNDAMENTALS OF ELECTRONICS COMMUNICATIONS AND COMPUTER SCIENCES, 2014, E97A (12): : 2488 - 2497
  • [50] A fast block-matching algorithm based on adaptive search area and its VLSI architecture for H.264/AVC
    Xi, Ying-Lai
    Hao, Chong-Yang
    Fan, Yang-Yu
    Hu, Hong-Qi
    SIGNAL PROCESSING-IMAGE COMMUNICATION, 2006, 21 (08) : 626 - 646