A Micro-Architecture Design for the 32-bit VLIW DSP Processor Core

被引:0
|
作者
Khoi-Nguyen Le-Huu [1 ]
Anh-Vu Dinh-Due [1 ]
Nguyen, Tin T. [2 ]
机构
[1] Univ Informat Technol VNUHCM, Ho Chi Minh City, Vietnam
[2] Ho Chi Minh City Univ Technol, Ho Chi Minh City, Vietnam
关键词
Digital Signal Processors; VLIW; micro-architecture;
D O I
暂无
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
Digital signal processing plays an important role in human life nowadays with various applications such as speech recognition, medical imaging, oil prospecting, etc. However, those applications cannot achieve high performance in general-purpose processors due to specific digital signal processing algorithms including Fourier transform, digital filtering, etc. Hence, the emergence of digital signal processors (DSPs) can be considered as urgent and timely solution as the strong optimizations of their architectures aim at maximizing the performance of those applications. In this work, we present a micro-architecture design of the 32-bit VLIW DSP Processor core based on the proposed top-level architecture and instruction set architecture in our previous work. This micro-architecture is then implemented by using the Verilog HDL and simulated in Altera ModelSim tool.
引用
下载
收藏
页码:46 / 51
页数:6
相关论文
共 50 条
  • [1] Towards a RISC Instruction Set Architecture for the 32-bit VLIW DSP Processor Core
    Le-Huu, Khoi-Nguyen
    Ho, Diem
    Dinh-Duc, Anh-Vu
    Vu, Thanh T.
    2014 IEEE REGION 10 SYMPOSIUM, 2014, : 414 - 419
  • [2] RTL Implementation for a Specific ALU of the 32-bit VLIW DSP Processor Core
    Khoi-Nguyen Le-Huu
    Anh-Vu Dinh-Duc
    Quoc-Minh Dang-Do
    Trong-Tu Bui
    2014 INTERNATIONAL CONFERENCE ON ADVANCED TECHNOLOGIES FOR COMMUNICATIONS (ATC), 2014, : 387 - 392
  • [3] A Proposed RISC Instruction Set Architecture for the MAC Unit of 32-bit VLIW DSP Processor Core
    Khoi-Nguyen Le-Huu
    Anh-Vu Dinh-Duc
    Thanh Vu
    Quoc-Minh Dang-Do
    Vy Luu
    Trong-Tu Bui
    2014 INTERNATIONAL CONFERENCE ON COMPUTING, MANAGEMENT AND TELECOMMUNICATIONS (COMMANTEL), 2014, : 170 - 175
  • [4] DSP processor combines with 32-bit CPU on a chip
    Myrvaagnes, R
    ELECTRONIC PRODUCTS MAGAZINE, 1996, 39 (07): : 22 - 22
  • [5] Verification of a 32-bit RISC processor core
    Kasanko, T
    Nurmi, J
    2004 INTERNATIONAL SYMPOSIUM ON SYSTEM-ON-CHIP, PROCEEDINGS, 2004, : 107 - 110
  • [6] Design of 32-bit controller processor by FPGA
    Wang, David Mu Shan
    Sone, Mototaka
    Akima, Yoshinao
    WMSCI 2005: 9th World Multi-Conference on Systemics, Cybernetics and Informatics, Vol 4, 2005, : 120 - 124
  • [7] Design of 32-bit Processor for Embedded Systems
    Oh, Hyun Woo
    Cho, Kwon Neung
    Lee, Seung Eun
    2020 17TH INTERNATIONAL SOC DESIGN CONFERENCE (ISOCC 2020), 2020, : 306 - 307
  • [8] Design and FPGA-based Implementation of a High Performance 32-bit DSP Processor
    Ferdous, Tasnim
    2012 15TH INTERNATIONAL CONFERENCE ON COMPUTER AND INFORMATION TECHNOLOGY (ICCIT), 2012, : 484 - 489
  • [9] DATA BYPASSING ARCHITECTURE AND CIRCUIT DESIGN FOR 32-BIT DIGITAL SIGNAL PROCESSOR
    Chen Xiaoyi Yao Qingdong Liu Peng Dept of Information Science and Electronic Engineering Zhejiang University Hangzhou China
    Journal of Electronics, 2005, (06)
  • [10] DATA BYPASSING ARCHITECTURE AND CIRCUIT DESIGN FOR 32-BIT DIGITAL SIGNAL PROCESSOR
    Chen Xiaoyi Yao Qingdong Liu Peng (Dept of Information Science and Electronic Engineering
    Journal of Electronics(China), 2005, (06) : 74 - 83